# Tandy 200 Technical Reference Manual 26-3861



TERMS AND CONDITIONS OF SALE AND LICENSE OF TANDY COMPUTER EQUIPMENT AND SOFTWARE PURCHASED FROM RADIO SHACK COMPANY-OWNED COMPUTER CENTERS, RETAIL STDRES AND RADID SHACK FRANCHISEES OR DEALERS AT THEIR AUTHORIZED LOCATIONS

#### LIMITED WARRANTY

**CUSTOMER OBLIGATIONS** 

CUSTOMER essumes full responsibility that this computer hardware purchased (the "Equipment"), end any copies of softwere included with the Equipment or licensed separately (the "Softwera") maete the specifications, capacity, capabilities, versatility, and other requirements of CUSTOMER.

CUSTOMER assumes full responsibility for the condition and effectiveness of the operating environment in which

the Equipment and Softwere ere to function, and for its Installation.

LIMITED WARRANTIES AND CONDITIONS OF SALE

IMPTED MARRANTIES AND CONDITIONS OF SALE

A. For e period of ninety (90) calendar days from the data of the Radio Shack seles document received upon purchase of the Equipment RADIO SHACK warrents to tha original CUSTOMER that the Equipment end that medium upon which the Software is stored is free from manufacturing defects. This warranty is only applicable to purchases of Tandy Equipment by the original customer from Radio Shack computer centers, retail stores, and Ruello Shack than the Equipment from Radio Shack computer centers, retail stores, and Ruello Shack has been opened, or if the Equipment or Software has been subjected to improper or abnormal use. If e manufacturing defect is discovered during the stated warrenty period, the defective Equipment must be returned to e Redio Shack Computer Center, a Redio Shack retail store, participating Radio Shack franchises or a participating Radio Shack dealer for repair, along with e copy of the sales document or lease agreement. The original CUSTOMER'S sole end exclusive remedy in the event of a defect is limited to the correction of the defect by repair, replacement, or refund of the purchase price, at RADIO SHACK'S election and sole expense. RADIO SHACK has no obligation to replace or repair expandable items.

B. RADID SHACK mekas no werranty es to the design, capability, capacity, or suitability for use of the Softwere except as provided in this paragraph. Software is licensed on en "AS IS" basis, without warranty. The original CUSTOMER'S exclusive remedy, in the event of a Software manufacturing defect, is its repeir or replacement within thirty (30) calender days of the date of the Radio Shack Computer Center, a Radio Shack ratail store, a participating Radio Shack franchisae or Radio Sheck dealer elong with the sales document received upon license of the Software. The defective Softwere shall be returned to a Radio Sheck Computer Center, a Radio Shack ratail store, a participating Radio Shack ranchisae or Radio Sheck dealer elong with the sales document or o

Some states do not allow limitations on how long an implied warranty lasts, so the above limitation(s) may not apply to CUSTOMER.

III. LIMITATION OF LIABILITY

ITATION OF LIABILITY

EXCEPT AS PROVIDED HEREIN, RADIO SHACK SHALL HAVE ND LIABILITY OR RESPONSIBILITY TO CUSTOMER
OR ANY OTHER PERSON OR ENTITY WITH RESPECT TO ANY LIABILITY, LOSS OR DAMAGE CAUSED OR
ALLEGED TO BE CAUSED DIRECTLY OR INDIRECTLY BY "EQUIPMENT" OR "SOFTWARE" SOLD, LEASED,
LICENSED OR FIRMISHED BY RADIO SHACK, INCLUDING, BUT NOT LIMITED TO, ANY INTERRUPTION OF
SERVICE, LOSS OF BUSINESS OR ANTICIPATORY PROFITS OR CONSEQUENTIAL DAMAGES RESULTING FROM
THE USE OR OPERATION OF THE "EQUIPMENT" OR "SOFTWARE." IN NO EVENT SHALL RADIO SHACK BE
LIABLE FOR LOSS OF PROFITS, OR ANY INDIRECT, SPECIAL, OR CONSEQUENTIAL DAMAGES ARISING DUT OF
ANY BREACH OF THIS WARRANTY OR IN ANY MANNER ARISING OUT OF DR CONNECTED WITH THE SALE,
LEASE, LICENSE, USE OR ANTICIPATED USE OF THE "EQUIPMENT" OR "SOFTWARE."
NOTWITHSTANDING THE ABDVE LIMITATIONS AND WARRANTIES, RADIO SHACK'S LIABILITY HEREUNDER FOR
DAMAGES INCURRED BY CUSTOMER OR OTHERS SHALL NOT EXCEED THE AMOUNT PAID BY CUSTOMER FOR
THE PARTICULAR "EQUIPMENT" OR "SOFTWARE" INVOLVED.

RADID SHACK shall not be liable for any damages caused by delay in delivering or furnishing Equipment and/or B.

No action ansing out of any claimed breach of this Warranty or transactions under this Warranty may be brought more then two (2) years after the cause of action has accrued or more than four (4) years after the date of the Radio Shack sales document for the Equipment or Softwara, whichever first occurs.

Soma states do not allow the limitation or exclusion of incidental or consaquential damages, so the ebove

limitation(s) or exclusion(s) mey not apply to CUSTOMER.

**SOFTWARE LICENSE** 

RADIO SHACK grants to CUSTDMER a non-exclusive, paid-up license to usa tha TANDY Softwere on one computer, subject to the following provisions:

Except as otherwise provided in this Software License, epplicable copyright laws shall epply to the Software.

Title to the medium on which tha Softwere is recorded (cassette and/or diekette) or stored (RDM) is transferred to B.

CUSTDMER, but not title to the Software.

CUSTOMER may use Software on a multiuser or network system only if aither, tha Software is expressly lebeled to be for use on a multiuser or network system, or one copy of this softwere is purchased for each node or the software in the network system, or one copy of this softwere is purchased for each node or C.

terminal on which Software is to be used simultaneously.

CUSTOMER shall not use, make, manufacture, or reproduce copias of Software except for use on one computer and as is specifically provided in this Software License. Customer is expressly prohibited from disessembling the

and as is specifically provided in this solumers blocked. Software only for backup or erchival purposes or if software. CUSTOMER le permitted to make additional copies of the Software only for backup or erchival purposes or if additional copies are required in the operation of one computer with the Software, but only to the extent the Software additional copies for CUSTOMER'S own use. CUSTOMER may resell or distributa unmodified copies of the Software provided CUSTOMER has purchased one copy of the Software for each one sold or distributed. The provisions of this Software License shall also be applicable to third partias receiving copies of the Software from CUSTOMER. All copyright notices shall be retained on ell copies of the Software. F

APPLICABILITY OF WARRANTY

- The terms and conditions of this Warranty are applicable as between RADID SHACK and CUSTDMER to aither a sela of the Equipment and/or Softwere License to CUSTDMER or to a transaction whereby Radio Shack sells or conveys such Equipment to e third party for lease to CUSTDMER.
- The limitations of liability end Werranty provisions herein shall inure to tha benefit of RADIO SHACK, the author, owner and or licensor of the Software end any manufacturer of the Equipment sold by Radio Shack.

VI. STATE LAW RIGHTS

The warranties granted herein give the original CUSTOMER specific legal rights, and the original CUSTOMER may have other rights which very from state to state.

Chip specifications are reprinted by permission of Hitachi America, Ltd., Semiconductor and I.C. Sales and Service Division.

Tandy 200 Technical Reference Manual: ©1986, Tandy Corporation All Rights Reserved.

Reproduction or use, without express written permission from Tandy Corporation and/or its licensor, of any portion of this manual is prohibited. While reasonable efforts have been taken in the preparation of this manual to assure its accuracy, Tandy Corporation assumes no liability resulting from any errors or omissions in this manual, or from the use of the information contained herein.

Tandy and Radio Shack are registered trademarks of Tandy Corporation.

10 9 8 7 6 5 4 3 2 1

# **CONTENTS**

|                                             | 1-1  |
|---------------------------------------------|------|
| External View                               | 1-1  |
| Internal View                               | 1-4  |
| Specifications                              | 1-6  |
|                                             |      |
| THEORY OF OPERATION                         | 2-1  |
| General                                     | 2-1  |
| Block Diagram                               | 2-2  |
| CPU                                         | 2-4  |
| Memory                                      | 2-4  |
| Address Decoding and Bank Selection Circuit | 2-7  |
| I/O Map                                     |      |
| Keyboard                                    |      |
| Connetts Interface Clearly                  | 2-11 |
| Cassette Interface Circuit                  |      |
| Printer Interface Circuit                   | 2-13 |
| Bar Code Reader Interface Circuit           | 2-14 |
| Buzzer Control Circult                      | 2-15 |
| Clock Control Cirucit                       | 2-16 |
| Serial Interface Circuit                    | 2-20 |
| LCD                                         | 2-30 |
| Power Supply and Auto-Power ON/OFF Circuit  | 2-39 |
| APPENDIX A/ INSTALLATIONS                   | A-1  |
| Installation of Operational RAMs and ROM    | A-1  |
| Installation of Nickel-Cadmium Batteries    | A-1  |
|                                             |      |
| APPENDIX B/ KEYBOARD LAYOUT, CONNECTOR PIN  |      |
| ASSIGNMENTS AND CHARACTER CODE TABLE        |      |
| Keyboard Layout                             | B-1  |
| Connector Pin Assignments                   |      |
| Character Code Table                        | B-7  |
|                                             |      |
| APPENDIX C/ TECHNICAL INFORMATION           | C-1  |
| 80C85A                                      | C-1  |
| 81C55                                       | C-13 |
| 82C51A                                      | C-19 |
|                                             | C-29 |
| HM6264LFP-12                                | C-31 |
|                                             | C-37 |
|                                             | C-45 |
|                                             | C-49 |
| MC14412                                     |      |
| RP5C01                                      |      |
|                                             | J J. |
| APPENDIX D/ 200 ROM INFORMATION             | D-1  |

# **List of Illustrations**

| FIGURE<br>Numbe                                                                                                                                                                     | R DESCRIPTION N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PAGI<br>IUMBEI                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6                                                                                                                                                          | Front View Rear View Bottom View Main PCB LCD PCB Memory PCB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1-2<br>1-3<br>1-4<br>1-5<br>1-5                                                                                                                                                        |
| 7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37 | Organization Block Diagram Functional Block Diagram of Bus Separation Circuit Memory Map Internal Wiring Diagram of RAM Package Bank Selection Circuit I/O Address Decoding Circuit I/O Map and I/O Port Description Condition of Pressing "T" Key Write Circuit of Cassette Interface Read Circuit of Cassette Interface Read Circuit of Cassette Interface Printer Interface Circuit Bar Code Reader Interface Circuit Buzzer Control Circuit RP5C01 Internal Block Diagram Flowchart for the TIMER IC Functional Block Diagram of the Serial Interface RS-232C/MODEM Selection Circuit RS-232C Interface Circuit MODEM IC and Peripheral Circuit Transmission Filter Circuit Reception Filter Circuit Reception Filter Circuit Internal Block Diagram of HD61830B Internal Block Diagram of HD61103 Output Waveform of HD61103 Internal Block Diagram of HD61100 Oriving Waveform of HD61100 Driving Waveform of LCD Power Distribution | 2-3<br>2-4<br>2-5<br>2-6<br>2-7<br>2-8<br>2-11<br>2-12<br>2-13<br>2-14<br>2-15<br>2-16<br>2-18<br>2-23<br>2-24<br>2-25<br>2-27<br>2-28<br>2-31<br>2-33<br>2-34<br>2-35<br>2-36<br>2-38 |
| 39<br>40<br>41                                                                                                                                                                      | DC/DC Converter and Low Power Detection Circuit  Power Control and Reset Circuit  Power-Up/Down Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2-45                                                                                                                                                                                   |

| NOWR                                                                                                                  | H DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NUMBER                                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| A-1<br>A-2                                                                                                            | Memory PCB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A-1<br>A-2                                                                                                                 |
| B-1<br>B-2<br>B-3<br>B-4<br>B-5<br>B-6<br>B-7                                                                         | Keyboard Layout System Bus Connector RS-232C Connector Printer Connector Cassette Connector Modem Connector Bar Code Reader Connector                                                                                                                                                                                                                                                                                                                                                                                                                                   | B-3<br>B-4<br>B-5<br>B-5<br>B-5                                                                                            |
| C-1<br>C-2<br>C-3<br>C-4<br>C-5<br>C-7<br>C-8<br>C-10<br>C-11<br>C-12<br>C-15<br>C-16<br>C-17<br>C-18<br>C-19<br>C-19 | Functional Block Diagram Pin Configuration of 80C85A Trap and RESET IN 80C85A Basic System Timing Functional Block Diagram Pin Configuration of 81C55 Internal Register of 81C55 Programming the Command/Status Register Reading the C/S Register Bit Assignments to the Timer Counter Functional Block Diagram Pin Configuration of 82C51A Function-Setting Sequence Bit Configuration of Mode Instruction (Asynchronous) Bit Configuration of Mode Instruction (Synchronous) Bit Configuration of Status Word Construction of LCD Panel Operation Theory of LCD Panel | C-3<br>C-8<br>C-12<br>C-13<br>C-15<br>C-16<br>C-17<br>C-18<br>C-19<br>C-20<br>C-24<br>C-25<br>C-26<br>C-27<br>C-28<br>C-29 |
|                                                                                                                       | List of Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                            |
| TABLE<br>NUMBE                                                                                                        | R DESCRIPTION N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PAGE<br>IUMBER                                                                                                             |
| 1<br>2                                                                                                                | Port Assignment of the 81C55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2-10<br>2-17                                                                                                               |
| B-1<br>B-2                                                                                                            | System Bus Connector Pin Assignments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | B-2<br>B-3                                                                                                                 |

PAGE

FIGURE

B-3

C-1

C-2

C-3

C-4

C-5

C-6

Printer Connector Pin Assignments ..... B-4

Interrupt Priority, Restart Address and Sensitivity ...... C-6

80C85A Machine Cycle Chart ..... C-10 80C85A Machine State Chart ..... C-11

I/O Address of 81C55 ..... C-15

Operation between 82C51A and CPU ...... C-23



# INTRODUCTION

Tandy 200 portable computer is an enhanced version of the Radio Shack Model 100 Portable Computer. The Tandy 200 is software compatible with the Model 100 in BASIC so that both system users can take advantage of the large number of programs available.

One important difference between the Model 100 and Tandy 200 is the size of the LCD screen. The Tandy 200's LCD screen is double the size of the Model 100's. That is, the Model 100's display capability is  $40\times8$  characters while the Tandy 200 has a display capability of  $40\times16$  characters.

The Tandy 200 has the following applications programs in the standard ROMs: BASIC, TEXT, ADDRSS, SCHEDL, TELCOM, MSPLAN, and ALARM.

# **External View**

- 1 Keyboard. Can be used like the standard typewriter. However, the Tandy 200 does have a few special keys. (See Appendix B of this manual for more details.)
- 2 LCD Unit. The Tandy 200 display has sixteen lines that allows 40 characters on each line.
- 3 POWER Switch. Push this switch to turn the power ON or OFF. To conserve the batteries, the Tandy 200 automatically turns the power off if you do not use it for 10 minutes.
- 4 Low Battery Indicator. Before the Tandy 200's operational batteries become exhausted, this indicator will illuminate.
- 5 Display Adjustment Dial. This control adjusts the contrast of the LCD display relative to the viewing angle.
- 6 External Power Adapter Connector. Connect the appropriate end of Radio Shack's AC Power Supply (Catalog Number 26-3804, optional/extra) to this connector. Connect the other end of the power supply to a standard AC wall outlet or approved power strip.



Figure 1. Front View



Figure 2. Rear View

- DIR/ACP Selector. This selector allows you to select either a direct or acoustic coupler connection. If you are communicating with another computer over the phone lines via the built-in, direct-connect modem, set this switch to the DIR position. If you are using the optional/extra Model 100 Acoustic Coupler (26-3805), set this selector to the ACP position.
- 2 RESET Switch. If the Tandy 200 "locks up" (i.e., the display "freezes" and all keys seem to be inoperative), press this button to return to the Main Menu (start-up). It is not likely that the Tandy 200 will lock-up when you are using the built-in applications programs, however, it may occur with customized programs.
- 3 RS-232C Connector. Attach a DB-25 cable (such as Radio Shack Catalog Number 26-1408) to this connector when you need to receive or transmit serial information. When communicating directly with another Radio Shack computer, a Null MODEM Adapter (26-1496) is required. An 8" Cable Extender (26-1497) may also be required.
- 4 SYSTEM BUS Connector. Connect this connector to the Disk/Video Interface (26-3806), using the system bus cable.
- 5 PRINTER Connector. For hard-copy printouts of information, attach any Radio Shack parallel printer to this connector, using an optional/extra printer cable.
- 6 Direct-Connect MODEM (PHONE) Connector. When communicating with another computer via the Tandy 200's built-in MODEM, connect the round end of the optional/extra modem cable to this connector.
- 7 CASSETTE Recorder Connector. To save or load information on a cassette tape, connect the cassette recorder here. An optional/extra cassette recorder (and cable) is required.
- 8 Bar Code Wand Connector. Attach the optional/extra bar code wand to this connector. Note that special bar code reader software is required.



Figure 3. Bottom View

- MEMORY POWER Switch. This switch is used to prevent discharge of the internal Nickel-Cadmium battery, which is used for RAM back-up. The Tandy 200 will operate only when the power switch is set to ON. Set this switch to the OFF position when the Tandy 200 will not be used for a long period of time. Note that the RAM will not be backed up when this switch is set to the OFF position.
- 2 Optional ROM and RAM Compartment. An optional/extra ROM and RAMs can be inserted into this compartment to enhance Tandy 200 capabilities.
- 3 Battery compartment. When not connected to an AC power source, the Tandy 200 gets its power from four AA size batteries that must be installed in this compartment. If the Tandy 200 has the modification jumper module installed Bar Nickel-Cadmium batteries, the battery cover is fixed by a tapping screw and covered by a black sticker.

# Internal View

The Tandy 200 consists of four printed circuit boards:

- LCD PCB
- Kevboard PCB
- Main PCB
- Memory PCB



Figure 4. Main PCB



Figure 5. LCD PCB



Figure 6. Memory PCB

# **Specifications**

# **Main Components**

Keyboard

71 keys (9×8 matrix)

Alphabet keys 27
Number keys 10
Picture-control keys 7
Function keys 8
Special symbol keys 8
Mode keys 5
Other special-use keys 6

LCD display

Dot pitch 240 × 128 full-dot matrix

1/64 duty 1/9 bias

 Dot pitch
 0.8 × 0.8 mm

 Dot size
 0.73 × 0.73 mm

Effective display area 191.2 (W) × 101.6 (D) mm

Operation batteries

Batteries Four type AA

Alkaline-manganese batteries
Operation time 7 days (at two hours/day)

(Note: Without I/O units at normal

temperature)

Memory protection battery (on Main PCB)

Battery Rechargeable battery
Back-up time About 15 days (24 KB)

About 5 days (72 KB)

Recharge method Trickle charge by AC adapter or

operation batteries

LSIs:

CPU 80C85A

Code and pin compatible with 8085

ROM Maximum 104 KB

Standard 72 KB Option 32 KB

RAM Maximum 72 KB

Standard 24 KB RAM

Incremental 24 KB RAM on the

memory PCB

Dimensions  $11-4/5"(L) \times 8-4/9"(D) \times 2"(H)$ 

Weight 4 lbs. 4 oz.

# I/O Interface

RS-232C

Conforms to EIA Standard Signal

TXR (Transmit Data) RXR (Receive Data) RTS (Request to Send) CTS (Clear to Send) DSR (Data Set Ready) DTR (Data Terminal Ready)

Communications Protocol

Word length

Parity

Stop Bit length

Baud rate

Maximum transmission

distance

Drive maximum voltage output Drive minimum voltage output Receive maximum voltage

input

Receive minimum voltage

input

MODEM/Coupler

Conforms to BEL103 Standards

Data length Parity Stop bit

Full duplex

Other functions

Audio cassette interface

Data Rate

Conforms to Centronics interface standards

Handshake Signal

7 or 8 bits

NON, EVEN, ODD or IGNORE

1 or 2 bits

75, 110, 300, 600, 1200, 2400, 4800,

9600, 19200 BPS

5 meters

±5 volts

 $\pm$  3.5 volts

± 18 volts

±3 volts

6, 7 or 8 bits

NON, EVEN, ODD or IGNORE

1 or 2 bits

Answer mode/originate mode,

switchable by software Hang-up function

Auto-dialer function

1500 BPS

(MARK: 2400 Hz, SPACE: 1200 Hz)

Printer interface

STROBE, BUSY, BUSY



# THEORY OF OPERATION

# General

This section describes the theory of operation for the Tandy 200. Figure 7 shows how this section is organized and highlights significant areas.



# **Block Diagram**

The Tandy 200 has four principal LSIs:

#### • 80C85A CPU

This is the Central Processing Unit which controls all functions.

#### • 81C55 PIO

This is the Parallel Input/Output interface controller which controls the printer interface, keyboard, buzzer, clock, LCD interface and data input of BCR interface.

#### 82C51A USART

This is the Universal Synchronous/Asynchronous Receiver/Transmitter which controls the serial interface such as the RS-232C and MODEM.

#### SLA5080F0U Gate Array

This LSI consists of the large number of general-purpose gates which are used for the I/O addressing, bank selection and other control circuits.

The input/output for a cassette recorder and the interruption from the BCR for the starting data are controlled by the CPU directly through its SOD, SID and RST 5.5 terminals.



Figure 8. Block Diagram

# **CPU**

The CPU is an 80C85A that runs at a clock speed of 2.4576 MHz. It is an 8-bit, parallel Central Processing Unit using C-MOS technology. The instruction set is fully compatible with the 8085A microprocessor. The 80C85A uses a multiplexed data bus. The CPU bus is divided into two sections — the 8-bit address bus named the A8-A15, and the 8-bit address and data bus named the AD0-AD7. The address and data bus are separated in the SLA5080F0U by using the ALE signal. The functional block diagram of this circuit in the SLA5080F0U is shown in Figure 9.



Figure 9. Functional Block Diagram of Bus Separation Circuit

# Memory

The Tandy 200 uses a 32K-byte ROM for the MSPLAN, 40K-byte ROM for BASIC and the other application programs, and 24K-byte static RAM to store the data and programs. The 40K-byte ROM consists of an 8K-byte ROM (M13) and 32K-byte ROM (M15). The 24K-byte RAM consists of three 8K-byte RAMs.

Furthermore, a 32K-byte ROM and two 24K-byte RAM packages can be used optionally. The 24K-byte RAM package consists of three 8K-byte RAMs and one decoder IC (40H138), mounted on a ceramic substrate.

Figure 10 shows the memory map and Figure 11 shows the internal wiring diagram of the RAM package.



Figure 10. Memory Map



Figure 11. Internal Wiring diagram of RAM package

# **Address Decoding and Bank Selection Circuit**

Selection of RAMs and ROMs are determined by the address and bank signals generated in the SLA5080F0U.

Figure 12 shows the bank selection circuit in the SLA5080F0U.

The latch AA0036 stores the bank selection data sent from the CPU with the  $\overline{Y5}$  and  $\overline{WR}$  signal. The decoder AA0038 is enabled by the memory address 0000H to 9FFFH for ROMs and the decoder AA0037 is enabled by the memory address A000H to FFFFH for RAMs.



Figure 12. Bank Selection Circuit

# I/O Map

Figure 13 shows the I/O address decoding circuit included in the SLA5080F0U that decodes address signals AD4-AD6. The AD7 signal acts as the enable signal for the decoder AA0024 with the IO/M signal. At the latch AA0063, the chip enable terminals G1 and G2 are connected to the ALE signal passing through the inverter, because the AD0-AD7 signals are the multiplexed bus.

The I/O map and I/O port description are shown in Figure 14.

The port assignment of the 81C55 is shown in Table 1.





Figure 14. I/O Map and I/O Port Description

# Port Assignment of 81C55

| Terminal | 2 | Description                                                           |
|----------|---|-----------------------------------------------------------------------|
| PA0      | 0 | Print Data 0, Key Scan 0                                              |
| PA1      | ٥ | Print Data 1, Key Scan 1                                              |
| PA2      | 0 | Print Data 2, Key Scan 2                                              |
| PA3      | 0 | Print Data 3, Key Scan 3                                              |
| PA4      | 0 | Print Data 4, Key Scan 4                                              |
| PA5      | 0 | Print Data 5, Key Scan 5                                              |
| PA6      | ۵ | Print Data 6, Key Scan 6                                              |
| PA7      | 0 | Print Data 7, Key Scan 7                                              |
| PB0      | 0 | Print Data 8, Key Scan 8                                              |
| PB1      | 0 | ORIG/ANS Output ("H" - ORIG, "L" + ANS)                               |
| PB2      | 0 | BUZZER Output (Active "L")                                            |
| PB3      | 0 | RS232C ("H" - Modem select, "L" - RS-232C select)                     |
| PB4      | 0 | Power Cut Signal (PCS) Output (Active "H")                            |
| PBS      | 0 | BELL Output                                                           |
| PB6      | 0 | Modern Enable (MEN) Output (Active "H")                               |
| PB7      | 0 | CALL Output (Active "H") Connects and disconnects the telephone line. |
| P.C.     |   | Low Power Sence (LPS) Input (Active "L")                              |
| Ę,       | _ | BUSY Input (Active "L")                                               |
| PC2      | _ | BUSY Input (Active "H")                                               |
| ಬ        | _ | BCR Data Input (black line = "H", white line = "L")                   |
| PC4      | _ | Carrier Detect (CD) Input                                             |
| PC5      | _ | Carrier Detect Break Down (CDBD) Input (Active "H")                   |
| 10       | 0 | Clock Output and Melody Output for 82C51A (USART)                     |
|          |   |                                                                       |

Table 1. Port Assignment of the 81C55

# Keyboard

Key strobe signals are emitted from the PB0 and PA0-PA7 terminals of the 81C55, and the return signals from the keyboard pass through the octal bus buffer (M27) which is enabled by NANDing the RD and STB/K signals at M29, and then the return signals are sent to the CPU.

The STB/K signal is generated in the SLA5080F0U when the CPU assigns EO-EFH to the I/O port address. The CPU starts the key scan operation when the RST 7.5 interruption is accepted. This interruption (TP signal) is generated about every 3.3 msec. at M34 by dividing the CLK signal (2.4576 MHz).

Condition of pressing "T" key is shown in Figure 15.



Figure 15. Condition of Pressing "T" Key

# Cassette Interface Circuit

The cassette interface circuit is subdivided into three sections:

- Write Circuit
- Read Circuit
- Remote Circuit

#### **Write Circuit**

The write circuit is accomplished in several steps. First, the serial data from the SOD terminal of the CPU is inverted by M1. Then, the DC component is removed by C3. And finally, the data passes through an integrator consisting of R8 and C2, and after voltage division, out to a cassette recorder AUX jack.

Figure 16 shows the write circuit of the cassette interface.



Figure 16. Write Circuit of Cassette Interface

#### **Read Circuit**

The signal input from the earphone jack of the cassette recorder passes through the clamp circuit consisting of D1 and D2, and then is input to the comparator circuit consisting of M2.

Finally, the signal is converted into the digital signal and sent to the SID terminal of the CPU. Figure 17 shows the read circuit.

In the circuit, D8 clamps the negative voltage output of the comparator.



Figure 17. Read Circuit of Cassette Interface

#### **Remote Circuit**

By writing-in data "1" into bit 1 of the output port specified by E0-EFH, the REMOTE terminal of the SLA5080F0U is changed to "H." Then T11 is switched ON and RY1 is energized. This controls the motor of the cassette recorder.



Figure 18. Remote Circuit of Cassette Interface

# **Printer Interface Circuit**

The printer interface circuit conforms to Centronics standards. As shown in Figure 19, the BUSY signal from the printer is read from the PC2 of the 81C55. If the condition is not busy (PC2="L"), the 8-bit parallel data (PA0-PA7 from 81C55) is sent to the printer. Then, by writing-in data "1" into bit 1 of the output port specified by I/O address E0-EFH, the PSTB signal is generated in the SLA5080F0U and sent to the printer.

As soon as the printer receives this PSTB signal, the BUSY signal is changed to "H" indicating that the printer is busy. The CPU then waits for a while until this BUSY signal becomes "L." As soon as the printer prints the one character specified by the 8-bit parallel data, the BUSY signal becomes "L." Then, the CPU sends the next 8-bit parallel data.

If the printer is in ON LINE condition, the BUSY signal is "H" and sent to the CPU, passing through the PC1 of the 81C55. But, when in the OFF LINE condition, the BUSY signal is "L" and transmission of print data to the printer is inhibited by the CPU.



Figure 19. Printer Interface Circuit

# **Bar Code Reader Interface Circuit**

The input signal from the bar code reader is subjected to waveform shaping, inverted by the Schmitt-type inverter (M1), and then sent to the PC3 terminal of the 81C55 and the RST 5.5 terminal of the CPU.

When the bar code reader reads the first white part of the bar code, a "L" level signal is generated, then inverted by M1. As soon as RST 5.5 interruption occurs, the CPU starts the data input operation, passing through the PC3 of the 81C55. As the bar code reader is moved across the bars, "H" and "L" signals (which correspond to white and black bars respectively) are generated continuously and inversion signals are sent to the PC3 of the 81C55 as the serial input data. Refer to Figure 20.



Figure 20. Bar Code Reader Interface Circuit

# **Buzzer Control Circuit**

There are two ways to operate the buzzer. One is to sound the buzzer with the specified frequency by emitting a signal from the PB5 terminal of the 81C55 and the other, by using timer output (TO) and the BUZZER signal (PB2) of the 81C55. In addition, the BELL signal also acts as the control signal of the DC/DC converter circuit during the power-up sequence (refer to the Power Control Circuit).



Figure 21. Buzzer Control Circuit

# Signal from the PB5 of the 81C55

When the PB2 of the 81C55 is "H," the buzzer sounds by repeated switching of the buzzer driving transistor. This is caused by "H", "E", "H", "L" . . . output signals from the PB5 synchronizing with the frequency for sounding the buzzer. This method is used for the BEEP command in BASIC.

# Using the 81C55 Timer Output

In this method, the buzzer is made to sound by setting the 81C55 timer in the square wave output mode. To write the value corresponding to the sound frequency, the CPU assigns B4, B5, BC or BD to the I/O port address. This frequency is assigned by the first parameter of the SOUND command in BASIC.

If the above procedures are completed, the TO terminal of 81C55 outputs the square waves, and the PB2 of the 81C55 controls the length of the sound whenever the PB5 is "L." How long the sound is heard depends on the second parameter of SOUND command in BASIC.

# **Clock Control Circuit**

A TIMER IC (RP5C01) on the memory PCB is used in the clock control circuit so that the current time and alarm time can be set and read by the commands in BASIC.

To set and read the time, the CPU assigns 90-9FH to the I/O port address.

In addition, because the back-up power VB is supplied to the TIMER IC, the clock and alarm functions are enabled even when the Tandy 200 is in the power-off condition.

Figure 22 shows the internal block diagram, and Table 2 shows the I/O port address assignment of each function. An internal  $26 \times 4$ -bit RAM is used as a buffer memory when the data is transmitted between RAM banks.



Figure 22. RP5C01 Internal Block Diagram

Address Assignment of RP5C01

|                      |                                                                                                                                                                                                             | ı                 |                                                 |                          |                          |                                                                                                                                                                                                           |                   |                                   |                          |                          |                              |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------|--------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------|--------------------------|--------------------------|------------------------------|
| MODE                 |                                                                                                                                                                                                             | MODE 00           | 0                                               |                          |                          |                                                                                                                                                                                                           | MODE 01           | _                                 | ļ                        |                          | 10 11                        |
| A3~A0                | Description                                                                                                                                                                                                 | D3                | 20                                              | ٥                        | 8                        | Description                                                                                                                                                                                               | 83                | D2                                | Б                        | 8                        | Descrip-<br>tion             |
| O ころ 4 ららて 多 の 女 田 ( | One sec. Counter Ten sec. Counter One min. Counter Ten min. Counter One hours Counter Ten hours Counter Day Counter One day Counter One month Counter Ten month Counter Ten month Counter Ten month Counter | × × ×× × ×        | x x x                                           | ×                        |                          | Alarm One sec. Register Alarm Ten min. Register Alarm Ten hour Register Alarm Ten hours Register Alarm Day Register Alarm One day Register Alarm Ten days Register 12/24 Hours Selector Leap Year Counter | ** * ** ***       | ×× × ××××                         | ×× ××                    | xx x                     | 10 11 4bit 4bit × × 13 13 13 |
| }                    | I en years counter                                                                                                                                                                                          |                   |                                                 |                          |                          |                                                                                                                                                                                                           | ×                 | ×                                 | ×                        | ×                        |                              |
|                      | Mode Register                                                                                                                                                                                               | Timer EN          | limer EN Alarm EN                               | ž                        | MO                       |                                                                                                                                                                                                           | Timer EN          | Alarm EN                          | M1                       | MO                       | 1                            |
| ய்ட                  | Test Register<br>Reset Controller<br>etc.                                                                                                                                                                   | Test 3<br>1 Hz ON | Test 3 Test 2 Test 1 Hz ON 16 Hz ON Timer Reset | Test 1<br>Timer<br>Reset | Test 0<br>Alarm<br>Reset |                                                                                                                                                                                                           | Test 3<br>1 Hz ON | Test 3 Test 2<br>1 Hz ON 16 Hz ON | Test 1<br>Timer<br>Reset | Test 0<br>Alarm<br>Reset | 1                            |

x: Don't care when writing, always "0" when reading.

Table 2. RP5C01 I/O Port Address Assignment

To set and read the time and alarm information, the CPU proceeds in the following sequence.



Figure 23. Flowchart for the TIMER IC

#### Write or Read the alarm time



Figure 23. Flowchart for the TIMER IC (continued)

# Serial Interface Circuit

The serial interface circuit supports asynchronous serial transmission/reception.

The heart of this circuit is the 82C51A (USART). It performs the job of converting the parallel byte data from the CPU to a serial data stream including start, stop and parity bits.

For a more detailed description of how this IC performs these functions, refer to Appendix C of this manula.

Figure 24 shows the functional block diagram of the serial interface circuit. In this figure, the TO signal, basic timing clock for the USART, defines the transmission/reception baud rate.

To transmit and receive the serial data from external devices, the RS232C signal selects either MODEM or RS-232C interface. During the MODEM operation, the ORGIS signal switches either the originate mode or answer mode for the MODEM IC.

The serial interface circuit is subdivided into the following circuits:

- RS-232C/MODEM Selection Circuit
- RS-232C Interface Circuit
- MODEM IC
- Transmission Filter Circuit
- Reception Filter circuit
- MODEM Connector Circuit
- Tone Signal Generator Circuit



Figure 24. Functional Block Diagram of the Serial Interface

#### RS-232C/MODEM Selection Circuit

The RS232C signal (PB3 terminal of the 81C55) determines whether the serial port is to be used as RS-232C or as MODEM. When the RS232C signal is "L," the serial port is used as RS-232C. When the RS232C signal is "H," the port is used as MODEM.

The reception signal, including the control signal, is demultiplexed at M23. The transmission signal is multiplexed at M22.

During the RS-232C mode, the CD (Carrier Detect) signal is not used. To make this condition, pin 14 of M23 is connected to the ground.

During the MODEM mode, the RTS signal is used as the self-loopback signal and it is sent back to the CTS terminal. The DSR signal is not used in the Tandy 200 USA version, since the TD signal is always fixed to "H" level by the hardware. The CD signal selects the CDD signal from the RXCAR terminal of the MODEM IC. Because the CPU detects the carrier signal by counting the frequency of the CDD signal corresponding with the originate mode or answer mode. When a customer uses the tone dialer function, the DTR signal acts as the enable signal for the tone dialer IC.





Figure 25. RS-232C/MODEM Selection Circuit

### **RS-232C Interface Circuit**

In the RS-232C transmission circuit, after the DC component is removed from the signals by the coupling capacitors, the signals are leveled to  $\pm5V$  signals by the inverters connected in parallel, and then are output as RS-232C transmission signals. In the RS-232C reception circuit, the DSRR, CTSR, and RXR signals from the external RS-232C line are subjected to waveform shaping and inverted by M33, and then converted to  $\pm5V$  or ground level signals by the diodes. The signals are then demultiplexed at M23 and converted to CTS, DSR and RXD signals which are input to the 82C51A. The CD signal is not used in the Tandy 200.



Figure 26. RS-232C Interface Circuit

#### MODEM IC

The Tandy 200 employs the IC MC14412 as a MODEM control device. This IC modulates/demodulates data to be transmitted/received in accordance with frequencies suitable for originate or answer mode respectively.

The RXRATE and TYPE terminals of MC14412 (M8) are pulled up to VDD.

The baud rate is set to 300 bps, and the U.S. Standard is selected. Since the ECHO and SELF TEST terminals are not needed, they are connected to ground.

The PB6 terminal of the 81C55 outputs the enable signal (MEN) for the MODEM IC until the unit is in the MODEM mode.

In addition, the signal designated by the ORIG-ANS parameter in TELCOM mode is input to MODE input terminal, and it switches between the originate mode or the answer mode. This signal is output from the PB1 terminal of the 81C55.



Figure 27. MODEM IC and Peripheral Circuit

#### Transmission Filter Circuit

The DC component of the carrier output from the TXCAR terminal is removed by C50. The signal level is adjusted by the potentiometer VR1. The signal then passes through the transmission band-pass filter and is sent to the telephone line or the acoustic coupler.

The transmission filter circuit is composed of an active filter (consisting of an operation amplifier) and the intermediate frequency of the active filter is 1200 Hz which covers both originate mode and the answer mode.



Figure 28. Transmission Filter Circuit

#### Reception Filter Circuit

As shown in Figure 29, the reception input signal is amplified when passing through coupling capacitor (C11), and amplified again as it passes through the 3-stage band-pass filter (composed of an active filter). The signal then passes through the comparator, and after being changed to a square wave, is input at the RXCAR terminal of MC14412. Also, to check a carrier signal, this signal is input to the demultiplexer M23 as the CDD signal in the RS-232C interface circuit.

Intermediate frequencies of the 3-stage active filter are shown below. The switching of intermediate frequency for the originate and answer modes is accomplished by switching T1, T2 and T3 ON or OFF according to ORIG-ANS parameter in TELCOM mode, thus changing the input resistance of the filters.

On the other hand, three comparators consisting of M5 act as the carrier break down detector. The output of this circuit is "H" when a carrier signal has not been detected for the time specified by the C38 and R66.



Figure 29. Reception Filter Circuit

#### **MODEM Connector Interface Circuit**

When the acoustic coupler is used, the transmission and reception signals are directly connected to the connector (TXMC, RXMC). When the MODEM cable is used, they are connected to the secondary side of the driver transformer. The primary side of this transformer is connected to the telephone line via the connector (TXMD, RXMD).

The ACP-DIR switch is used in the MODEM mode, relay RY2 separates the telephone receiver audio inut signal (TL) to prevent interference. RY3, another relay, separates the modem circuit and the telephone at the conclusion of use in the MODEM mode and is also used as an automatic dialer for the pulse type telephone line.



Figure 30. MODEM Connector Interface Circuit

#### **Tone Signal Generator Circuit**

The function of this circuit is to send tone-dial signals to the tone-type telephone line when the Tandy 200 is connected to that type of telephone line.

These functions described above are controlled by the IC TCM5089. The <a href="mailto:enable">enable</a> (TNE) signal input to this IC is created by NANDing the DTR signal and RS232C signal. That is, when the DTR signal becomes "H" during MODEM mode, this IC will be in the enable state.

Then the CPU writes the data to be dialed to the I/O port assigned by A0H -- AFH.



Figure 31. Tone Signal Generator Circuit

#### LCD

The LCD used in the Tandy 200 is composed of electrodes in a matrix arrangement (128 common signals and 480 segment signals).

Because this LCD operates on a 1/64-duty time division drive, the upper 64 and lower 64 common signals are performed by the same timing.

This part is subdivided into following four sections:

- LCD Control Circuit
- LCD Common Driver
- LCD Segment Driver
- LCD Waveform

For a more detailed description of how the LCD operates and its basic construction, refer to Appendix C of this manual.

#### **LCD Control Circuit**

The LCD Control Circuit of the Tandy 200 consists of the LCDC (HD61830B) and 8K-byte RAM.

The LCDC generates driving signals for LCD by receiving the instructions and data from the CPU. The driving signals for LCD are divided into two groups: one is the timing signal for the segment driver and common driver, another is the data to display.

The CLKL signal, divided 2.4576 MHz clock signal by two at M34, is supplied to the RC terminal of the LCDC.

One bit value of the 8K-byte RAM connected to LCDC corresponds to one dot of illumination or non-illumination on the LCD screen. These data are converted into the serial data D1 and D2 at the LCDC, and then sent to the segment driver.

Figure 32 shows the internal block diagram of HD61830B.



Figure 32. Internal Block Diagram of HD61830B

#### The Common Driver (HD61103)

The Tandy 200 uses two common driver ICs: M507 and M508, M507 controls the upper half of the LCD screen and M508 controls the lower half of the LCD screen.

The FRM signal defines the periodic frequency of one-screen display, and determines 80 Hz for the Tandy 200.

The MB signal is used for changing the driver signal to AC, because the continuous application of DC to the LCD would shorten the LCD element life.

The CL1 signal is used for the shift clock of the internal shift register.

Figures 33 and 34 show the internal block diagram of HD61103 and output waveform of HD61103.



Figure 33. Internal Block Diagram of HD61103



Figure 34. Output Waveform of HD61103

#### Segment Driver (HD61100)

The Tandy 200 uses six segment driver ICs (HD61100), and each IC has 80 output drivers.

HD61100 is a driver IC for the LCD display. It receives and latches the serial display data from the LCDC, and generates the segment driver signals.

The CL1, CL2, D1, D2 and MB signals are supplied from the LCDC. The CL1 signal is used for the latch clock of the internal 80 latches. Synchronizing with the fall of CL1, the segment driver signals corresponding to the display data are output.

The CL2 signal is used for the shift clock of the display data. The MB signal changes output signals to AC.

The D1 signal is the data to display on the upper half of the LCD screen and the D2 signal is the data to display on the lower half of the LCD screen.

Figures 35 and 36 show the internal block diagram of HD61100 and output waveform of HD61100.



Figure 35. Internal Block Diagram of HD61100



Figure 36. Output Waveform of HD61100

#### LCD Waveform

In order to drive the liquid-crystal elements by the 1/64 duty line-sequential drive method, the LCD of the Tandy 200 makes sequential selection of the 64 scanning electrodes.

For each dot, the display signal passes through the signal electrodes and is applied 64 times for one display.

At this point, the signal is necessary at each dot only one time, and the signal for the other 63 times corresponds to other dots on the same signal electrode.

The maximum voltage applied to the common electrode and segment electrode is the potential difference between V1 and V2.

In addition, "a" is the bias coefficient which determines from the standpoint of contrast, the maximum ratio between the illumination voltage and the non-illumination voltage.

When that ratio is greatest in relation to the effective ON and OFF voltages, "a" = 9.0.

Thus, for V1, V2, V3, V4, V5 and V6:

V1 = VDD(+5V)

V2 = V0(approximately -7V to -10V)

V3 = VDD - 2V/a

V4 = VDD - (1 - 2/a)V

V5 = VDD - (1 - 1/a)V

V6 = VDD - V/a

Note: Absolute value of "V" equal absolute value of "VDD" plus absolute value of "VO".

Figure 37 shows the driving waveform for illumination and non-illumination.



Figure 37. Driving Waveform of LCD

## Power Supply and Auto-Power ON/OFF Circuit

The power supply circuit develops the following voltages:

- VDD (+5 volts DC)
- VEE (−5 volts DC)
- VLCD (−10 voits DC)
- VB
- VIN
- VD
- VR
- VNICD

VDD is supplied to all of the ICs except the main memory, TIMER (RP5C01), M24, M25 and M26.

VEE is used as a negative power source for the operational amplifiers.

VLCD is supplied to the LCD PCB through T27 for the LCD driving voltage.

VB is supplied to the main memory, TIMER, M24, M25 and M26.

VR is used for the input voltage to the DC/DC converter circuit. When the internal circuit is modified for use of Nickel-Cadmium batteries, VIN is supplied to the four Nickel-Cadmium batteries installed into the battery compartment.

This power source charges the Nickel-Cadmium batteries whenever an AC adapter is connected to the Tandy 200.

#### Power Distribution

Figure 38 shows the power distribution of the Tandy 200. In this circuit, R165 is used as the current limiter during the charge. D11 protects the power supply from the reverse current. The power control circuit controls the DC/DC converter circuit corresponding with the POWER, ALM, PCS and BELL signals.



Figure 38. Power Distribution

#### DC/DC Converter

OT2 is a converter transformer which oscillates T20 and T21 and generates voltages at the secondary side of the transformer. At the same time the power is switched ON, a very slight collector current flows to T20 and T21. Also, voltage between pin 3 and pin 6 of the converter transformer is generated, and the T21 base potential becomes positive. In other words, the base polarity becomes biased in the forward direction. This voltage causes the T20 and T21 base current to flow, and the collector current is increased. When the current can no longer increase, because of transistor saturation and converter coil resistance, the voltage between pins 3 and 6 begins to attenuate, causing T20 and T21 to be cut off all at once because of the reverse playback action. Until immediately before the transistor is cut off, excitation current flows to the transformer. Because the current is suddenly dropped as a result of the transistor cut-off, a counter voltage is generated, the distributed capacity of the coil is changed, and, as a result, an oscillation voltage is generated at the base coil. Then, when the base potential progresses to a half cycle of the oscillation voltage, it is biased in the forward direction, T20 and T21 are switched ON once again. In this way, AC voltage corresponding to the number of windings is generated at the secondary side of the converter, and this voltage is rectified and smoothed by D13, D14, D15, C62, C63 and C64.

#### Low Power Detection Circuit

The low-power detection circuit illuminates an LED warning lamp when the battery voltage decreases. If it continues decreasing, the system power will be switched OFF just before the voltage becomes so low that the converter cannot operate.

There are about 20 minutes between the time when the LED lamp illuminates and the system is switched OFF.

Battery voltage is detected by splitting the resistance of R91, R92, R94 and R95. When battery voltage (VR) becomes  $4.2V\pm0.1V$ , T18 is switched OFF. T19 is switched ON, T23 is driven, and the LED illuminates. (The LED is located on the keyboard PCB.)

In addition, the value of the detected voltage is changed by R93 because of a difference between the output voltage of Alkaline-manganese and Nickel-Cadmium batteries.

The R1 and R2 signals are shorted on the memory PCB when the internal circuit is modified for use of Nickel-Cadmium batteries.



Figure 39. DC/DC Converter and Low Power Detection Circuit

#### **Power Control Circuit**

This circuit controls the oscillation of the DC/DC converter circuit by using T25. There are four methods to control the power ON/OFF. In this circuit, the VDD terminals of M24, M25 and M26 are connected to VB, since these ICs must operate in power-off condition.

#### Power-up using the POWER switch

If a customer presses the POWER switch on the keyboard during power-off condition, the following events occur:

- A positive short pulse is sent to the base of T32 through C70, then T32 is switched on.
- b. On the other hand, the Bell and RESET signals are "L" during power-off condition, but the input pin 8 of the gate M24 is pulled up to VB. Thus the output pin 10 of the gate M24 becomes "L," which enables the gate M25.
- c. T31 is switched on. This "H" level signal is supplied to the RESET terminal of the flip-flop M26 and then the flip-flop M26 is reset.
- d. The output pin 13 of the flip-flop M26 becomes "L" and T25 is switched off.
- The DC/DC converter circuit starts the oscillation, if the proper DC level of VR is supplied to this circuit.
- f. VDD reaches the specified DC level, T16 is switched off. At the same time, the LPS signal becomes "H" and is sent to the TRAP terminal of the CPU after inverted at M35.
- g. When VDD reaches a constant DC level to operate the CPU, T28 is switched on and T29 is switched off. The RESET signal becomes "H," then the CPU begins the "Warm-Start" process. After completion of the "Warm-Start," the CPU drops the BELL signal.
- h. The output pin 10 of the gate M24 becomes "H" and the output pin 10 of the gate M25 becomes "L," then the Tandy 200 will be able to operate.

#### 2. Power-down using the POWER switch

if a customer presses the POWER switch on the keyboard during power-on condition, the following events occur:

- A positive short pulse is sent to the base of the T32 through C70, and then T32 is switched on.
- b. On the other hand, the cross-couple consisting of the gate M24 was set by the BELL signal in the last power-on sequence. Thus the output pin 11 of the gate M25 becomes "H."
- c. The flip-flop M26 is clocked by this "H" level signal. The output pin 2 of flip-flop M26 becomes "L."
- d. The LPS signal goes "L" and is sent to the TRAP terminal of the CPU after being inverted at M35.
- e. This signal notifies the CPU when the customer presses the POWER switch. The CPU starts the internal power-down process. After completion of this process, the CPU sends the PCS signal passing through the PB of the 81C55.

- f. Receiving the PCS signal, the output pin 4 of the gate M24 becomes "L."
- g. The flip-flop M26 is set. The output pin 13 of M26 becomes "H" and T25 is switched on.
- h. This causes the DC/DC converter to stop the oscillation. Then the Tandy 200 will not be able to operate.

#### 3. Power-up using the ALM signal

The ALM signal becomes "L" when the time matches the value set by the POWER command in BASIC. The ALM signal is generated by the TIMER IC on the memory PCB. T31 is switched on by the "L" level ALM signal.

The remaining sequence follows the power-up using the POWER switch.

#### 4. Power-down using the PCS signal

To control the power supply, the CPU sends the PCS signal if the automatic Power-Off limit reaches the value corresponding with the 1st parameter of the POWER command in BASIC.

The remaining sequence follows the Power-Down using the POWER switch.

#### **Reset Circuit**

This circuit supplies the CPU RESET signal and also the RAMRST signal as the RAM protecting signal when the power decreases. R113 and C66 delay the introduction of input power so that T28 is switched on and T29 is switched off after VDD is activated, with the result that the RESET signal changed from "L" to "H." In the same way, the RAMRST signal is generated by T30 and changes from "H" to "L." Thermistor TH3 suppresses the RESET signal fluctuations due to temperature. T27 receives the signal during automatic power OFF, short-circuiting both end of C66, and resets the system. The RESET signal is active "L" and the RAMRST signal is active "H."



Figure 40. Power Control and Reset Circuit



Figure 41. Power-Up/Down Sequence

## APPENDIX A/INSTALLATIONS

# Installation of Optional RAMs and ROM

- Using the coin, remove the optional RAM and ROM cover on the bottom case.
- Insert the optional RAMs into the IC sockets marked M306 and M307. In this
  case, the IC socket M307 is used for the RAM #1 and M306 is RAM #2.
- Insert the optional ROM into the IC socket marked M308.

#### Installation of Nickel-Cadmium Batteries

- Remove the memory PCB (Refer to Section II, Disassembly Instruction).
- Install the modification jumpers into the through holes marked J301 and J302.
- Re-assemble the unit.



Figure A-1. Memory PCB

- Remove the battery cover and install the four Nickel-Cadmium batteries into the battery compartment.
- Drill the screw hole on the battery cover using the tapping screw 
   and secure the battery cover and bottom case.
- Stick the red label ® on the battery cover.



Figure A-2. Installation of Nickel-Cadmium Batteries

# APPENDIX B/KEYBOARD LAYOUT, CONNECTOR PIN ASSIGNMENTS AND CHARACTER CODE TABLE

# **Keyboard Layout**



Figure B-1. Keyboard Layout

# **Connector Pin Assignments System Bus Interface**

| Pin No. Symbol |        | l Description                      |  |  |  |
|----------------|--------|------------------------------------|--|--|--|
| 1              | VDD    |                                    |  |  |  |
| 2              | VDD    |                                    |  |  |  |
| 3              | GND    |                                    |  |  |  |
| 4              | GND    |                                    |  |  |  |
| 5              | DO     | Address and data signal bit 0      |  |  |  |
| 6              | D1     | Address and data signal bit 1      |  |  |  |
| 7              | D2     | Address and data signal bit 2      |  |  |  |
| 8              | D3     | Address and data signal bit 3      |  |  |  |
| 9              | D4     | Address and data signal bit 4      |  |  |  |
| 10             | D5     | Address and data signal bit 5      |  |  |  |
| 11             | D6     | Address and data signal bit 6      |  |  |  |
| 12             | D7     | Address and data signal bit 7      |  |  |  |
| 13             | A8     | Address signal bit 8               |  |  |  |
| 14             | A9     | Address signal bit 9               |  |  |  |
| 15             | A10    | Address signal bit 10              |  |  |  |
| 16             | A11    | Address signal bit 11              |  |  |  |
| 17             | A12    | Address signed bit 12              |  |  |  |
| 18             | A13    | Address signal bit 13              |  |  |  |
| 19             | A14    | Address signal bit 14              |  |  |  |
| 20             | A15    | Address signal bit 15              |  |  |  |
| 21             | GND    |                                    |  |  |  |
| 22             | GND    |                                    |  |  |  |
| 23             | ŘĎ     | Read enable signal                 |  |  |  |
| 24             | WR     | Write enable signal                |  |  |  |
| 25             | 10/M   | I/O or memory select signal        |  |  |  |
| 26             | so     | Status 0 signal                    |  |  |  |
| 27             | ALE    | Address latch enable signal        |  |  |  |
| 28             | S1     | Status 1 signal                    |  |  |  |
| 29             | CLK    | CLock signal                       |  |  |  |
| 30             | IÖCONT | I/O controller select signal       |  |  |  |
| 31             | E      | I/O or memory access enable signal |  |  |  |
| 32             | RESET  | Reset signal                       |  |  |  |
| 33             | INTR   | Interrupt request signal           |  |  |  |
| 34             | INTA   | Interrupt acknowledge signal       |  |  |  |
| 35             | GND    |                                    |  |  |  |
| 36             | GND    |                                    |  |  |  |
| 37             | RAMRST | RAM enable signal                  |  |  |  |
| 38             | NC     |                                    |  |  |  |
| 39             | NC     |                                    |  |  |  |
| 40             | NC     |                                    |  |  |  |

Table B-1. System Bus Connector Pin Assignments



Figure B-2. System Bus Connector

#### **RS-232C Interface**

| Pin No. | Symbol | Description         |
|---------|--------|---------------------|
| 1       | GND    |                     |
| 2       | TXR    | Transmit Data       |
| 3       | RXR    | Receive Data        |
| 4       | RTS    | Request to send     |
| 5       | CTS    | Clear to send       |
| 6       | DSR    | Data set ready      |
| 7       | GND    |                     |
| 8       | CD     | Carrier detect      |
| 9       | NC     |                     |
| 10      | NC     |                     |
| 11      | NC     |                     |
| 12      | NC     |                     |
| 13      | NC     | 1                   |
| 14      | NÇ     |                     |
| 15      | NC     |                     |
| 16      | NC     |                     |
| 17      | NC     |                     |
| 18      | NC     |                     |
| 19      | NC     |                     |
| 20      | DTR    | Data terminal ready |
| 21      | NC     |                     |
| 22      | NC     |                     |
| 23      | NC     |                     |
| 24      | NC     |                     |
| 25      | NC     |                     |

Table B-2. RS-232C Connector Pin Assignments



Figure B-3. RS-232C Connector

#### Printer Interface

| Pin No. | Symbol | Description              |
|---------|--------|--------------------------|
| 1       | STROBE | STROBE Pulse             |
| 2       | GND    |                          |
| 3       | PDQ    | Bit 0 of Print Data      |
| 4       | GND    |                          |
| 5       | PD1    | Bit 1 of Print Data      |
| 6       | GND    |                          |
| 7       | PD2    | Bit 2 of Print Data      |
| 8       | GND    |                          |
| 9       | PD3    | Bit 3 of Print Data      |
| 10      | GND    |                          |
| 11      | PD4    | Bit 4 of Print Data      |
| 12      | GND    |                          |
| 13      | PD5    | Bit 5 of Print Data      |
| 14      | GND    |                          |
| 15      | PD6    | Bit 6 of Print Data      |
| 16      | GND    |                          |
| 17      | PD7    | Bit 7 of Print Data      |
| 18      | GND    |                          |
| 19      | NC     |                          |
| 20      | GND    |                          |
| 21      | BUSY   | Busy signal for Computer |
| 22      | GND    |                          |
| 23      | NC     |                          |
| 24      | GND    |                          |
| 25      | BUSY   | Select signal            |
| 26      | NC     |                          |

Table B-3. Printer Connector Pin Assignments

| į. |         |         |    |         |    | _       |         |    |    |   |        |   |   | _ |
|----|---------|---------|----|---------|----|---------|---------|----|----|---|--------|---|---|---|
| _  | 25      | •<br>23 | 21 | 19      | 17 | 15      | 13      | 11 | 9  | 7 | 5      | 3 | 1 |   |
| ٦  | 26<br>• | 24<br>• | 22 | 20<br>• | 18 | 16<br>• | 14<br>• | 12 | 10 | 8 | 6<br>• | 4 | 2 | _ |

Figure B-4. Printer Connector

#### Cassette Interface



Figure B-5. Cassette Connector

#### **MODEM Interface**



Figure B-6. MODEM Connector

#### Bar Code Reader Interface

| Pin No. | Symbol | Description                       |
|---------|--------|-----------------------------------|
| 1       | NC     |                                   |
| 2       | A × DB | Receive data from bar code reader |
| 3       | NC     |                                   |
| 4       | NC     |                                   |
| 5       | NC     |                                   |
| 6       | NC     |                                   |
| 7       | GND    |                                   |
| 8       | NC     |                                   |
| 9       | VDD    |                                   |



Figure B-7. Bar Code Reader Connector

# **Character Code Table**

| Decimal | Hex | Sinary   | Displayed<br>Character | Keyboard<br>Character |
|---------|-----|----------|------------------------|-----------------------|
| 00      | 00  | 00000000 |                        | CTRI (ir              |
| 1       | 01  | 00000001 |                        | CYAL A                |
| 2       | 02  | 00000010 |                        | Стек В                |
| 3       | 03  | 00000011 | 71.44-47               | CYAL C                |
| 4       | 04  | 00000100 |                        | Czar D                |
| 5       | 05  | 00000101 |                        | CTPL É                |
| - 6     | 06  | 00000110 |                        | GYML F                |
| 7       | 07  | 00000111 |                        | eral G                |
| . 8     | 08  | 00001000 |                        | стяк. Н               |
| ġ       | 09  | 00001001 |                        | ÇTÁL (                |
| 10      | ΔA  | 00001010 |                        | сти. Ј                |
| 11      | 08  | 00001011 | , , ,,,                | c+⊪ K                 |
| 12      | OC  | 00001100 |                        | etra. i               |
| 13      | 0D  | 00001101 |                        | CIAL M                |
| 14      | OE  | 00001110 |                        | cre. N                |
| 15      | 0F  | 00001111 |                        | CTR. O                |
| 16      | 10  | 00010000 |                        | <b>СТЯ</b> Ь Р        |
| 17      | 11  | 00010001 |                        | etm. Q                |
| 18      | 12  | 00010010 |                        | CTRL R                |
| 19      | 13  | 00010011 |                        | CYAL S                |
| 20      | 14  | 00010100 |                        | eral T                |
| 21      | 15  | 00010101 |                        | GTRL U                |
| 22      | 16  | 00010110 |                        | cret. V               |
| 23      | 17  | 00010111 |                        | CTPL W                |
| 24      | 18  | 00011000 |                        | стяц Х                |

| Decimal | Нвх        | Binary   | Displayed<br>Character | Keyboard<br>Character |
|---------|------------|----------|------------------------|-----------------------|
| 25      | 19         | 00011001 |                        | (cust )               |
| 26      | 1A         | 00011010 |                        | CTAL Z                |
| 27      | 18         | 00011011 |                        | ESC                   |
| 28      | 10         | 00011100 |                        | -                     |
| 29      | 10         | 00011101 |                        | +                     |
| 30      | 1E         | 00011110 |                        | t                     |
| 31      | 1F         | 00011111 |                        | ł                     |
| 32      | 20         | 00100000 |                        | <b>PACIENA</b>        |
| 33      | 21         | 00100001 | ļ                      | !                     |
| 34      | 22         | 00100010 | 11                     |                       |
| 35      | 23         | 00100011 | #                      | #                     |
| 36      | 24         | 00100100 | \$                     | \$                    |
| 37      | 25         | 00100101 | *                      | %                     |
| 38      | 26         | 00100110 | &                      | 8.                    |
| 39      | 27         | 00100111 | -                      |                       |
| 40      | 28         | 00101000 | (                      | ŧ                     |
| 41      | 29         | 00101001 | >                      | J                     |
| 42      | 2A         | 00101010 | *                      |                       |
| 43      | 28         | 00101011 | +                      | •                     |
| 44      | 2C         | 00101100 | ,                      |                       |
| 45      | 20         | 00101101 | -                      | -                     |
| 46      | 2 <b>E</b> | 00101110 |                        |                       |
| 47      | 2F         | 00101111 | /                      | 1                     |
| 48      | 30         | 00110000 | 0                      | 0                     |
| 49      | 31         | 00110001 | 1                      | 1                     |

| Decimal | Hex | Binary,  | Displayed<br>Character | Keyboard<br>Character |
|---------|-----|----------|------------------------|-----------------------|
| 50      | 32  | 00110010 | 2                      | 2                     |
| 51      | 33  | 00110011 | 3                      | 3                     |
| 52      | 34  | 00110100 | 4                      | 4                     |
| 53      | 35  | 00110101 | 5                      | 5                     |
| 54      | 36  | 00110110 | 6                      | 6                     |
| 55      | 37  | 00110111 | 7                      | 7                     |
| 56      | 38  | 00111000 | 8                      | 8                     |
| 57      | 39  | 00111001 | 9                      | 9                     |
| 58      | 3A  | 00111010 | :                      | :                     |
| 59      | 3В  | 00111011 | į                      | ;                     |
| 60      | 3C  | 00111100 | <                      | <                     |
| 61      | 3D  | 00111101 | =                      | =                     |
| 62      | 3E  | 00111110 | >                      | >                     |
| 63      | 3F  | 00111111 | ?                      | ?                     |
| 64      | 40  | 01000000 | а                      | (e)                   |
| 65      | 41  | 01000001 | A                      | Α                     |
| 66      | 42  | 01000010 | В                      | В                     |
| 67      | 43  | 01000011 | C                      | С                     |
| 68      | 44  | 01000100 | D                      | D                     |
| 69      | 45  | 01000101 | E                      | Ε                     |
| 70      | 46  | 01000110 | F                      | F                     |
| 71      | 47  | 01000111 | G                      | Ģ                     |
| 72      | 48  | 01001000 | Н                      | н                     |
| 73      | 49  | 01001001 | 1                      | I                     |
| 74      | 4A  | 01001010 | J                      | J                     |
|         | - ` |          |                        |                       |

| Decimal | Hex | Binary   | Display<br>Character | Keyboard<br>Character |
|---------|-----|----------|----------------------|-----------------------|
|         |     |          |                      |                       |
| 75      | 4B  | 01001011 | K                    | к                     |
| 76      | 4C  | 01001100 | L                    | L                     |
| 77      | 40  | 01001101 | M                    | М                     |
| 78      | 4E  | 01001110 | N                    | N                     |
| 79      | 4F  | 01001111 | 0                    | o                     |
| 80      | 50  | 01010000 | P                    | Р                     |
| 81      | 51  | 01010001 | Q                    | Q                     |
| 82      | 52  | 01010010 | R                    | R                     |
| 83      | 53  | 01010011 | S                    | s                     |
| 84      | 54  | 01010100 | Т                    | т                     |
| 85      | 55  | 01010101 | U                    | ŧı                    |
| 86      | 56  | 01010110 | ٧                    | v                     |
| 87      | 57  | 01010111 | М                    | w                     |
| 88      | 58  | 01011000 | Х                    | ×                     |
| 89      | 59  | 01011001 | γ                    | Y                     |
| 90      | 5A  | 01011010 | Z                    | Z                     |
| 91      | 5B  | 01011011 | C                    | [                     |
| 92      | 5C  | 01011100 | \ \                  | <b>-</b>              |
| 93      | 5Đ  | 01011101 | ]                    | 1                     |
| 94      | 5E  | 01011110 | ^                    | -                     |
| 95      | 5F  | 01011111 |                      | _                     |
| 96      | 60  | 01100000 | ٠,                   | <b>-</b> [            |
| 97      | 61  | 01100001 | a                    | a                     |
| 98      | 62  | 01100010 | ю                    | b                     |
| 99      | 63  | 01100011 | c                    | С                     |

| Decimal | Hex | Binary   | Displayed<br>Character | Keyboard<br>Character |
|---------|-----|----------|------------------------|-----------------------|
| 100     | 64  | 01100100 | d                      | d                     |
| 101     | 65  | 01100101 | e                      | 6                     |
| 102     | €6  | 01100110 | ÷                      | f                     |
| 103     | 67  | 01100111 | 9                      | g                     |
| 104     | 68  | 01101000 | h                      | h                     |
| 105     | 69  | D1101001 | i                      | i                     |
| 106     | 6A  | 01101010 | j                      | j                     |
| 107     | 68  | 01101011 | k                      | k                     |
| 108     | 6C  | 01101100 | 1                      | l                     |
| 109     | 6D  | 01101101 | m                      | m                     |
| 110     | 6E  | 01101110 | n                      | n                     |
| 111     | 6F  | 01101111 | 0                      |                       |
| 112     | 70  | 01110000 | þ                      | р                     |
| 113     | 71  | 01110001 | q                      | q                     |
| 114     | 72  | 81110010 | r                      | f                     |
| 115     | 73  | 01110011 | S                      | S                     |
| 116     | 74  | 01110100 | t                      | t                     |
| 117     | 75  | 01110101 | u                      | Ш                     |
| 118     | 76  | 01110110 | Ų                      | ٧                     |
| 119     | 77  | 01110111 | W                      | w                     |
| 120     | 78  | 01111000 | ×                      | х                     |
| 121     | 79  | 01111001 | y                      | У                     |
| 122     | 7A  | 01111010 | z                      | ż                     |
| 123     | 7B  | 01111011 | •                      | <b>i=</b> 8           |
| 124     | 7¢  | 01111100 | <u> </u>               | <b>.</b>              |
|         |     |          |                        |                       |

| Decimal | Hex | Binary   | Displayed<br>Character | Keyboard<br>Character |
|---------|-----|----------|------------------------|-----------------------|
| 125     | 70  | 01111101 | }                      | • O                   |
| 126     | 7E  | 01111110 | ~                      | 1                     |
| 127     | 7F  | 01111111 |                        | <b>E</b> .            |
| 128     | 80  | 10000000 | 8                      | <b>-</b> p            |
| 129     | 81  | 10000001 | à                      | <b>944</b> m          |
| 130     | 82  | 10000010 | Þ                      | 1                     |
| 131     | 83  | 10000011 | e                      | <b>-</b> ×            |
| 132     | 84  | 10000100 | t                      | - c                   |
| 133     | 85  | 10000101 | ÷                      | a (ma)                |
| 134     | 86  | 10000110 | â                      | h h                   |
| 135     | 87  | 10000111 | đ                      | <b>1</b>              |
| 136     | 88  | 10001000 | π                      | 1                     |
| 137     | 89  | 10001001 | •                      | · 📵                   |
| 138     | ВA  | 10001010 | ≠                      | <b>-</b>              |
| 139     | 88  | 10001011 | Σ                      | <b>•••</b> s          |
| 140     | BC  | 10001100 | *                      | •                     |
| 141     | 8D  | 10001101 | ±                      | =                     |
| 142     | BE  | F0001110 | ſ                      | <b>1</b>              |
| 143     | BF  | 10001111 | 4                      | <b>-</b>              |
| 144     | 90  | 10010000 | Ĥ                      | <b>—</b> у            |
| 145     | 91  | 10010001 | A                      | <b>-</b>              |
| 146     | 92  | 10010010 | <b>‡</b>               | = :                   |
| 147     | 93  | 10010011 | Å                      | <b>199</b> q          |
| 148     | 94  | 10010100 | <b>*</b>               | w w                   |
| 149     | 95  | 10010101 | 7                      | <b>-</b> b            |

| Decimat | Hex | Binary   | Displayed<br>Character | Keyboard<br>Character |
|---------|-----|----------|------------------------|-----------------------|
| 150     | 96  | 10010110 | \$                     | п                     |
| 151     | 97  | 10010111 | *                      |                       |
| 152     | 98  | 10011000 | <b>†</b>               | •                     |
| 153     | 99  | 10011001 | +                      |                       |
| 154     | 9A  | 10011010 | ÷                      |                       |
| 155     | 98  | 10011011 | +                      | ₽ k                   |
| 156     | 9C  | 10011100 | Q                      | <b>-</b> 2            |
| 157     | 90  | 10011101 | <b></b>                | 3                     |
| 158     | 9E  | 10011110 | Ŋ                      | <b>•••</b> 4          |
| 159     | 9F  | 10011111 | ¢                      | <b>-</b> 5            |
| 160     | A0  | 10100000 | •                      | <b>—</b>              |
| 161     | Αı  | 10100001 | à                      | <b>-</b> z            |
| 162     | A2  | 10100010 | c                      | T T                   |
| 163     | A3  | 10100011 | £                      | <b>P</b> 8            |
| 164     | A4  | 10100100 | •                      | *** "                 |
| 165     | A5  | 10100101 | μ                      | <b>-</b> 1            |
| 166     | A6  | 10100110 | +                      | (m)                   |
| 167     | A7  | 10100111 | •                      | _                     |
| 168     | Αß  | 10101000 | t                      | +                     |
| 169     | A9  | 10101001 | ş                      | part 2                |
| 170     | AA  | 10101010 | 2                      | R R                   |
| 171     | AB  | 10101011 | 0                      | (m) Y                 |
| 172     | AC  | 10101100 | K                      | р (                   |
| 173     | ΑĐ  | 10101101 | k                      |                       |
| 174     | ΑĒ  | 10101110 | ķ                      | <b>(48)</b> /         |

| Decimal | Hex | Binary   | Displayed<br>Character | Keyboard<br>Character |
|---------|-----|----------|------------------------|-----------------------|
| 175     | ĄĖ  | 10101111 | ¶                      | <b>4</b> 0            |
| 176     | В0  | 10110000 | ¥                      | 7                     |
| 177     | В1  | 10110001 | Ă                      | - Q                   |
| 178     | B2  | 10110010 | Ö                      | • •                   |
| 179     | 83  | 10110011 | Ü                      | U U                   |
| 180     | В4  | 10110100 | ¢                      | <b></b> 6             |
| 181     | 85  | 10110101 | ~                      | [                     |
| 182     | В6  | 10110110 | ä                      | g g                   |
| 183     | 87  | 10110111 | ő                      | ٥                     |
| 184     | 88  | 10111000 | ü                      | u u                   |
| 185     | 89  | 10111001 | β                      | s s                   |
| 186     | ВА  | 10111010 | Ţ.                     | T                     |
| 187     | 88  | 10111011 | é                      | d 💌                   |
| 188     | ВС  | 10111100 | ù                      | _ m                   |
| 189     | BD  | 10111101 | è                      | <b>-</b> c            |
| 190     | BE  | 101†1110 | ••                     | = =                   |
| 191     | BF  | 10111111 | f                      | ■ F                   |
| 192     | CD  | 11000000 | à                      | <b>-</b> 1            |
| 193     | C1  | 11000001 | ė                      | <b>•</b> 3            |
| 194     | C2  | 11000010 | î                      | <b>944</b> B          |
| 195     | C3  | 11000011 | ô                      | 9                     |
| 196     | C4  | 11000100 | û                      | 7                     |
| 197     | C5  | 11000101 |                        | -                     |
| 198     | C6  | 11000110 | ë                      | <b>*</b>              |
| 199     | Ç7  | 11000111 | ï                      | (F)                   |

| Decimal | Hex        | Binary   | Displayed<br>Character | Keyboard<br>Character |
|---------|------------|----------|------------------------|-----------------------|
| 200     | C8         | 11001000 | á                      | a a                   |
| 201     | C9         | 11001001 | í                      | gase k                |
| 202     | ÇA         | 11001010 | ó                      | •••                   |
| 203     | CB         | 11001011 | ú                      | <u> </u>              |
| 204     | cc         | 11001100 | j                      | <u> </u>              |
| 205     | CD         | 11001101 | หั                     | _ n                   |
| 206     | CE         | 11001110 | ă                      | - v                   |
| 207     | CF         | 11001111 | ð                      | þ þ                   |
| 208     | D0         | 11010000 | A                      | we. X                 |
| 209     | D1         | 11010001 | æ                      | (#E X                 |
| 210     | 02         | 11010010 | A                      | w w                   |
| 211     | D3         | 11010011 | à                      | w w                   |
| 212     | D4         | 11010100 | 0                      | <b>**</b> >           |
| 213     | D5         | 11010101 | 9                      |                       |
| 214     | D6         | 11010110 | Ñ                      | E N                   |
| 215     | <b>D</b> 7 | 11010111 | É                      | <u> </u>              |
| 216     | D8         | 11011000 | Á                      | <b>■</b> A            |
| 217     | D9         | 11011001 | Í                      | <b>–</b> K            |
| 21B     | DA         | 11011010 | ó                      | E L                   |
| 219     | DB         | 11011011 | Ú                      | <u> </u>              |
| 220     | DC         | 11011100 | ٤                      | ?                     |
| 221     | DD         | 11011101 | Ù                      | M 🖃                   |
| 222     | D€         | 11011110 | È                      | <b>-</b> c            |
| 223     | DF         | 11011111 | Α                      | <b>●</b> Z            |
| 224     | ED         | 11100000 |                        | ₽P Z                  |
|         |            |          |                        |                       |

| Decimal | Hex | Binary   | Displayed<br>Character | Keyboard<br>Character |
|---------|-----|----------|------------------------|-----------------------|
| 225     | E1  | 11100001 |                        | <b>-</b>              |
| 226     | E2  | 11100010 | •                      | (à                    |
| 227     | E3  | 11100011 |                        | #                     |
| 228     | E4  | 11100100 |                        | s m                   |
| 229     | E5  | 11100101 | 4                      | <b>-</b> %            |
| 230     | E6  | 11100110 | ₽                      | - ·                   |
| 231     | £7  | 11100111 |                        | <b></b> 0             |
| 232     | EB  | 11101000 | •                      | - w                   |
| 233     | E9  | 11101001 | 1                      | in E                  |
| 234     | £Α  | 11101010 |                        | ■ R                   |
| 235     | EB  | 11101011 | r                      | - A                   |
| 236     | EC  | 11101100 | 7                      | <b>9</b> S            |
| 237     | ED  | 11101101 | L                      | <b>-</b> D            |
| 238     | EE  | 11101110 | J                      | ■ F                   |
| 239     | EF  | 11101111 |                        | (m) X                 |
| 240     | FO  | 11110000 | Г                      | <b>-</b> ∪            |
| 241     | F1  | 11110001 | _                      | P P                   |
| 242     | F2  | 11110010 | 1                      | • 0                   |
| 243     | F3  | 11110011 | Т                      | [## I                 |
| 244     | F4  | 11110100 | ۲                      | <b>-</b> ,            |
| 245     | F5  | 11110101 |                        | •                     |
| 246     | F6  | 11110110 | L                      | <b>₩</b> M            |
| 247     | F7  | 11110111 | J                      | <b>•••</b> >          |
| 248     | F8  | 11111000 |                        | ₹ <                   |
| 249     | F9  | 11111001 | 1                      | <b>[#</b>             |

| Decimal | Hex | Binary   | Displayed<br>Character | Keyboard<br>Character |
|---------|-----|----------|------------------------|-----------------------|
| 250     | FA  | 11111010 | +                      | - к                   |
| 251     | FB  | 11111011 |                        | <b>•••</b> H          |
| 252     | FC  | 11111100 | <b>4</b>               | <b>—</b> T            |
| 263     | FD  | 11111101 | 7                      | <b>-</b> 6            |
| 254     | FE  | 11111110 | L.                     | - Y                   |
| 255     | FF  | 71111111 | ***                    | ( <b>-</b> ) c        |

# APPENDIX C/TECHNICAL INFORMATION

# 80C85A

# **General Description**

The 80C85A is a complete 8-bit parallel central processor implemented in silicon gate C-MOS technology and compatible with 8085A.

It is designed with same processing speed and lower power consumption compared with 8085A, thereby offering a high level of system integration.

The 80C85A uses a multiplexed address/data bus. The address is split between the 8-bit address bus and the 8-bit data bus.



Figure C-1. Functional Block Diagram



Figure C-2. Pin Configuration of 80C85A

# **Functional Pin Description**

**A**<sub>8</sub> - **A**<sub>15</sub> (Output, 3-state)

Address Bus: The most significant 8 bits of the memory address or the 8 bits of the I/O address, 3-stated during Hold and Halt modes and during RESET.

ADo - AD7 (Input/Output, 3-state)

Multiplexed Address/Data Bus: Lower 8 bits of the memory address (or I/O address) appear on the bus during the first clock cycle (T state) of a machine cycle. It then becomes the data bus during the second and third clock cycles.

# ALE (Output)

Address Latch Enable: It occurs during the first clock state of a machine cycle and enables the address to get latched into the on-chip latch of peripherals. The falling edge of ALE is set to guarantee setup and hold times for the address information. The falling edge of ALE can also be used to strobe the status information. ALE is never 3-stated.

# S<sub>0</sub>, S<sub>1</sub> and IO/M Machine cycle status:

| IO/M | S <sub>1</sub> | S₀ | States       | IO/M | S <sub>1</sub> | So | States                |
|------|----------------|----|--------------|------|----------------|----|-----------------------|
| 0    | 0              | 1  | Memory write | 1    | 1              | 1  | Interrupt Acknowledge |
| 0    | 1              | 0  | Memory read  |      | 0              | 0  | Halt = 3-state        |
| 1    | 0              | 1  | I/O write    |      | х              | Х  | Hold (high impedance) |
| 1    | 1              | 0  | I/O read     |      | х              |    | Reset x = unspecified |
| 0    | 1              | 1  | Opcode fetch |      |                |    | •                     |

 $S_1$  can be used as an advanced R/W status.  $IO/\overline{M}$ ,  $S_0$  and  $S_1$  become valid at the beginning of a machine cycle and remain stable throughout the cycle. The falling edge of ALE may be used to latch the state of these lines.

### RD (Output, 3-state)

READ control: A low level on RD indicates the selected memory or I O device is to be read and that the Data Bus is available for the data transfer, 3-stated during Hold and Halt modes and during RESET.

### WR (Output, 3-state)

WRITE control: A low level on WR indicates the data on the Data Bus is to be written into the selected memory or I/O location. Data is set up at the trailing edge of WR, 3-stated during Hold and Halt modes and during RESET.

### READY (Input)

If READY is high during a read or write cycle, it indicates that the memory or peripheral is ready to send or receive data. If READY is low, the CPU will wait an integral number of clock cycles for READY to go high before completing the read or write cycle, READY must conform to specified setup and hold times.

### **HOLD** (Input)

HOLD indicates that another master is requesting the use of the address and data buses. The CPU, upon receiving the hold request, will relinquish the use of the bus as soon as the completion of the current bus transfer. Internal processing can continue. The processor can regain the bus only after the HOLD is removed. When the HOLD is acknowledged, the Address, Data, RD, WR, and IO/M lines are 3-stated.

### **HLDA** (Output)

HOLD ACKNOWLEDGE: Indicates that the CPU has received the HOLD request and that it will relinquish the bus in the next clock cycle. HLDA goes low after the Hold request is removed. The CPU takes the bus one half clock cycle after HLDA goes low.

### INTR (Input)

INTERRUPT REQUEST: Is used as a general purpose interrupt. It is sampled only during the next to the last clock cycle of an instruction and during Hold and Halt states. If it is active, the Program Counter (PC) will be inhibited from incrementing and an INTA will be issued. During this cycle a RESTART or CALL instruction can be inserted to jump to the interrupt service routine. The INTR is enabled and disabled by software. It is disabled by Reset and immediately after an interrupt is accepted.

### INTA (Output)

INTERRUPT ACKNOWLEDGE: Is used instead of (and has the same timing as) RD during the instruction cycle after an INTR is accepted.

### RST 5.5, RST 6.5, RST 7.5 (Input)

RESTART INTERRUPTS: These three inputs have the same timing as INTR except they cause an internal RESTART to be automatically inserted.

The priority of these interrupts is ordered as shown in Table C-1. These interrupts have a higher priority than INTR. In addition, they may be individually masked out using the SIM instruction.

### TRAP (Input)

Trap interrupt is a nonmaskable RESTART interrupt. It is recognized at the same timing as INTR or AST 5.5 – 7.5. It is unaffected by any mask or Interrupt Disable. It has the highest priority of any interrupt. (See Table C-1.)

# RESET IN (Input)

Sets the Program Counter to zero and resets the Interrupt Enable and HLDA flip-flops. The data and address buses and the control lines are 3-stated during RESET and because of the asynchronous nature of RESET, the processor's internal registers and flags may be altered by RESET with unpredictable results RESET IN is a Schmitt-triggered input, allowing connection to an R-C network for power-on RESET delay. The CPU is held in the reset condition as long as RESET IN is applied.

### RESET OUT (Output)

Indicates CPU is being reset. Can be used as a system reset. The signal is synchronized to the processor clock and lasts an integral number of clock periods.

### X1, X2 (Input)

 $X_1$  and  $X_2$  are connected to a crystal to drive the internal clock generator. X-can also be an external clock input from a logic gate. The input frequency is divided by 2 to give the processor's internal operating frequency.

### CLK (Output)

Clock Output for use as a system clock. The period of CLK is twice the  $X_1$ ,  $X_2$  input period.

### SID (Input)

Serial input data line. The data on this line is loaded into accumulator bit 7 whenever a RIM instruction is executed.

### SOD (Output)

Serial output data line. The output SOD is set or reset as specified by the SIM instruction.

#### Vcc.

+5 volt supply.

#### GND

Ground Reference.

| To (1) Type Trigger                              | Rising edge and high level until sampled. | Rising edge (latched). | High level until sampled. | High level until sampled. | High level until sampled. |
|--------------------------------------------------|-------------------------------------------|------------------------|---------------------------|---------------------------|---------------------------|
| Address Branched To (1)<br>When Interrupt Occurs | 24H                                       | зсн                    | 34H                       | 2СН                       | (2)                       |
| Priority                                         | <b>-</b>                                  | 2                      | က                         | 4                         | ဌာ                        |
| Name                                             | TRAP                                      | RST 7.5                | RST 6.5                   | RST 5.5                   | RTNI                      |

The address branched depends on the instruction provided to the CPU when the inter-

rupt is acknowledged.

(5)

Notes: (1) The processor pushes the PC on the stack before branching to the indicated address.

Table C-1. Interrupt Priority, Restart Address and Sensitivity

### **Function**

The 80C85A has twelve addressable 8-bit registers. Four of them can function only as two 16-bit register pairs. Six others can be used interchangeably as 8-bit registers or a 16-bit register pairs. The 80C85A register set is as follows:

| Mnemonic   | Register                                       | Contents                               |
|------------|------------------------------------------------|----------------------------------------|
| ACC or A   | Accumulator                                    | 8-bits                                 |
| PC         | Program Counter                                | 16-bit address                         |
| BC, DE, HL | General-Purpose Register;<br>data pointer (HL) | 8-bit $\times$ 6 or 16-bits $\times$ 3 |
| SP         | Stack Pointer                                  | 16-bit address                         |
| Flags or F | Flag Register                                  | 5 flag (8-bit space)                   |

The 80C85A uses a multiplexed Data Bus. The address is split between the higher 8-bit Address Bus and the lower 8-bit Address/Data Bus. During the first T state (clock cycle) of a machine cycle the low order address is sent out on the Address/Data Bus. These lower 8-bits may be latched externally by the Address Latch Enable signal (ALE). During the rest of the machine cycle the data bus is used for memory or I/O data.

The 80C85A provides  $\overline{RD}$ ,  $\overline{WR}$ ,  $S_0$ ,  $S_1$  and  $IO/\overline{M}$  signals for bus control. An Interrupt Acknowledge signal (INTA) is also provided. Hold and all Interrupts are synchronized with the processor's internal clock. The 80C85A also provides Serial Input Data (SID) and Serial Output Data (SOD) lines for a simple serial interface.

In addition to these features, 80C85A has three maskable, vector interrupt pins and one nonmaskable TRAP interrupt.

# Interrupt and Serial I/O

The 80C85A has 5 interrupt inputs: INTR, RST 5.5, RST 6.5, RST 7.5, and TRAP. INTR is identical in function to the 8080A INT. Each of the three RESTART inputs, 5.5, 6.5, and 7.5, has a programmable mask. TRAP is also a RESTART interrupt but it is nonmaskable.

The three maskable interrupts cause the internal execution of RESTART (saving the program counter in the stack and branching to the RESTART address) if the interrupts are enabled and if the interrupt mask is not set. The nonmaskable TRAP causes the internal execution of a RESTART vector independent of the state of the interrupt enable or masks. (See Table C-1.)

There are two different types of inputs in the restart interrupts. RST 5.5 and RST 6.5 are high level-sensitive like INTR (and INT on the 8080A) and are recognized with the same timing as INTR. RST 7.5 is rising edge-sensitive.

For RST 7.5, only a pulse is required to set an internal flip-flop which generates the internal interrupt request. The RST 7.5 request flip-flop remains set until the request is serviced. Then it is reset automatically. This flip-flop may also be reset by using the SIM instruction or by issuing a RESET IN to the 80C85A. The RST 7.5 internal flip-flop will be set by a pulse on the RST 7.5 pin even when the RST 7.5 interrupt is masked out.

The interrupts are arranged in a fixed priority that determines which interrupt is to be recognized if more than one is pending as follows: TRAP-highest priority. RST 7.5, RST 6.5, RST 5.5, INTR-lowest priority. This priority scheme does not take into account the priority of a routine that was started by a higher priority interrupt. RST 5.5 can interrupt an RST 7.5 routine if the interrupts are reenabled before the end of the RST 7.5 routine.

The TRAP interrupt is useful for catastrophic events such as power failure or bus error. The TRAP input is recognized just as any other interrupt but has the highest priority. It is not affected by any flag or mask. The TRAP input is both edge and level sensitive. The TRAP input must go high and remain high until it is acknowledged. It will not be recognized again until it goes low, then high again. This avoids any false triggering due to noise or logic glitches. Figure C-3 illustrates the TRAP interrupt request circuitry within the 80C85A. Note that the servicing of any interrupt (TRAP, RST 7.5, RST 6.5, RST 5.5, INTR) disables all future interrupts (except TRAPs) until an El instruction is executed.

The TRAP interrupt is special in that it disables interrupts, but preserves the previous interrupt enable status. Performing the first RIM instruction following a TRAP interrupt allows you to determine whether interrupts were enabled or disabled prior to the TRAP. All subsequent RIM instructions provide current interrupt enable status. Performing a RIM instruction following INTR or RST 5.5 – 7.5 will provide current Interrupt Enable status, revealing that Interrupts are disabled.

The serial I/O system is also controlled by the RIM and SIM instructions. SID is read by RIM, and SIM sets the SOD data.



Figure C-3. Trap and RESET IN

# **Basic System Timing**

The 80C85A has a multiplexed Data Bus. ALE is used as a strobe to sample the lower 8-bits of address on the Data Bus. Figure C-4 shows an instruction fetch, memory read and I/O write cycle (as would occur during processing of the OUT instruction). Note that during the I/O write and read cycle that the I/O port address is copied on both the upper and lower half of the address.

There are seven possible types of machine cycles. Which of these seven takes place is defined by the status of the three status lines (IO/M, S<sub>1</sub>, S<sub>0</sub>) and the three control signals (RD, WR, and INTA). (See Table C-2.) The status line can be used as advanced controls (for device selection, for example), since they become active at the T<sub>1</sub> state, at the outset of each machine cycle. Control lines RD and WR become active later, at the time when the transfer of data is to take place, so are used as command lines.

A machine cycle normally consists of three T states, with the exception of OPCODE FETCH, which normally has either four or six T states (unless WAIT or HOLD states are forced by the receipt of READY or HOLD inputs). Any T state must be one of ten possible states, shown in Table C-3.

| ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( |           |           | Status         |    |              | Control      |          |
|-----------------------------------------|-----------|-----------|----------------|----|--------------|--------------|----------|
| Maciline Oyole                          | Cycle     | M/OI      | s,             | လိ | <u>6</u>     | WR           | INTA     |
| Opcode Fetch                            | (OF)      | 0         | ļ              | -  | 0            | garba.       | -        |
| Memory Read                             | (MR)      | 0         | 1              | 0  | 0            | ***          | -        |
| Memory Write                            | (MW)      | 0         | 0              | -  | <b></b>      | 0            | -        |
| I/O Read                                | (IOR)     | <b></b> - |                | 0  | 0            | <b>,</b>     | -        |
| I/O Write                               | (NOI)     | <b>,</b>  | 0              | *  | <del>,</del> | 0            | -        |
| Acknowledge of INTR (INA)               | (INA)     | <b>-</b>  | <del></del>    | -  | -            | ţ            | 0        |
| Bus idle                                | (BI): DAD | 0         | <del>***</del> | 0  | -            | <del>,</del> | <b>,</b> |
|                                         | RST, TRAP | <b>*</b>  | ***            | +  | -            | <del>,</del> | ***      |
|                                         | HALT      | TS        | 0              | 0  | TS           | TS           | -        |

Table C-2. 80C85A Machine Cycle Chart

| Story Opinion  |                                 | Status & | Status & Buses |                                   |        | Control        |       |
|----------------|---------------------------------|----------|----------------|-----------------------------------|--------|----------------|-------|
| Machille Oldie | S <sub>1</sub> , S <sub>0</sub> | M√Ö.     | A8 - A15       | AD <sub>0</sub> – AD <sub>7</sub> | RD, WR | INTA           | ALE   |
| 11             | ×                               | ×        | ×              | ×                                 | -      | -              | † (t) |
| T <sub>2</sub> | ×                               | ×        | ×              | ×                                 | ×      | ×              | 0     |
| Twait          | ×                               | ×        | ×              | ×                                 | ×      | ×              | 0     |
| Т,             | ×                               | ×        | ×              | ×                                 | ×      | ×              | 0     |
| 7.             | +                               | 0 (2)    | ×              | ΣL                                | -      | -              | 0     |
| T <sub>5</sub> | ****                            | (2) 0    | ×              | TS                                | -      | <del>, -</del> | 0     |
|                | <b>***</b>                      | 0 (2)    | ×              | TS                                | +      | -              | 0     |
| TRESET         | ×                               | TS       | 1.5            | TS                                | TS     | 1              | 0     |
| THALT          | 0                               | TS       | TS             | TS                                | TS     | -              | 0     |
| Тногр          | ×                               | TS       | SI             | TS                                | TS     | 1              | 0     |

0 = Logic "0" 1 = Logic "1" TS = High Impedance X = Unspecified Table C-3, 80C85A Machine State Chart

Notes:(1) ALE not generated during 2nd and 3rd machine cycles of DAD instruction.
(2) IO/M = 1 during T<sub>4</sub> - T<sub>6</sub> of INA machine cycle.



Figure C-4. 80C85A Basic System Timing

# 81C55

# **General Description**

The MSM81C55RS/GS is a 2K bit static RAM (256 byte) with parallel I/O ports. It uses silicon gate CMOS technology and consumes a standby current of 100 micro ampere maximum while the chip is not selected. Featuring a maximum access time of 400 ns, the MSM81C55RS/GS can be used in an 80C85A system without using wait states. The parallel I/O consists of two 8-bit ports and one 6-bit port (both general purpose). The MSM81C55RS/GS also contains a 14-bit programmable counter/timer which may be used for sequence-wave generation or terminal countpulsing.



Figure C-5. Functional Block Diagram



Figure C-6. Pln Configuration of 81C55

# **Functional Pin Description**

### RESET (Input)

A high level input to this pin resets the chip, placing all three I/O ports in the input mode, and stops timer.

### ALE (Input)

Negative going edge of the ALE (Address Latch Enable) input latches AD $_0$   $\sim$  7. IO/M, and CE signals into the respective latches.

### ADo ~ 7 (Input/Output)

Three-state, bi-directional address/data bus. Eight-bit address information on this bus is read into the internal address latch at the negative going edge of the ALE. Eight bits of data can be read from or written to the chip using this bus depending on the state of the WRITE or READ input.

### CE (Input)

When the CE input is high, both read and write operations to the chip are disabled.

### IO/M (Input)

A high level input to this pin selects the internal I/O functions, and a low level selects the memory.

### RD (Input)

If this pin in low, data from either the memory or ports is read onto the AD<sub>0  $\sim$  7 lines depending on the state of the IO/ $\overline{M}$  line.</sub>

# WR (Input)

If this pin is low, data on lines AD<sub>0</sub>  $\sim$  7 is written into either the memory or into the selected port depending on the state of the IO/ $\overline{M}$  line.

# **PA**0 ~ 7, **PB**0 ~ 7 (Input/Output)

General-purpose I/O pins. Input/output directions can be determined by programming the command/status (C/S) register.

# PCo - 5 (Input/Output)

Three pins are usable either as general-purpose I/O pins or control pins for the PA and PB ports. When used as control pins, they are assigned to the following functions:

PC0: A INTR (port A interrupt)

PC1: A BF (port A full) PC2: A STB (port A strobe)

PC3: B INTR (port B interrupt) PC4: B BF (port B buffer full)

PC5: B STB (port B strobe)

### TIMER IN (Input)

input to the counter/timer

# TIMER OUT (Output)

Timer output. When the present count is reached during timer operation, this pin provides a square-wave or pulse output depending on the programmed control status.

# **Function**

81C55 has 3 functions as described below.

- 2K bit static RAM (256 words × 8 bits)
- Two 8-bit I/O ports (PA and PB) and a 6-bit I/O port (PC)
- 14-bit timer counter

The internal register is shown in the figure below, and the I/O addresses are described in the table below.



Figure C-7. Internal Register of 81C55

| Α7 | A6 | A5 | A4 | А3 | A2 | A1 | ΑO | Selecting Register                                           |
|----|----|----|----|----|----|----|----|--------------------------------------------------------------|
| х  | Х  | х  | Х  | Х  | 0  | 0  | ٥  | Internal command/status register                             |
| Х  | х  | Х  | Х  | X  | 0  | 0  | 1  | Universal I/O port A (PA)                                    |
| х  | х  | Х  | Х  | Х  | 0  | 1  | 0  | Universal I/O port B (PB)                                    |
| х  | Х  | Х  | х  | Х  | 0  | 1  | 1  | I/O port C (PC)                                              |
| X  | Х  | х  | х  | х  | 1  | 0  | 0  | Timer count lower position 8 bits (LSB)                      |
| X  | х  | Х  | х  | х  | 1  | 0  | 1  | Timer count upper position 6 bits and timer mode 2 bits (MSB |

X: Don't care.

Table C-4, I/O Address of 81C55

# (1) Programming the Command/Status (C/S) Register

The contents of the command register can be written during an I/O cycle by addressing it with an I/O address of xxxxx000. Bit assignments for the register are shown below:



Figure C-8. Programming the Command/Status Register

| Pin             | ALT1       | ALT2        | ALT3        | ALT4   |
|-----------------|------------|-------------|-------------|--------|
| PC <sub>0</sub> | frog fugni | Output port | A INTR      | A INTR |
| PÇ <sub>1</sub> | Input port | Output port | A BF        | A BF   |
| PC <sub>2</sub> | Input port | Output port | A STB       | A STB  |
| PC <sub>1</sub> | Input port | Output port | Output port | BINTR  |
| PC+             | Input port | Output port | Output port | BBF    |
| PC <sub>1</sub> | Input port | Output port | Output port | BSTB   |

Table C-5. Port Control Assignment

### (2) Reading the C/S Register

The I/O and timer status can be accessed by reading the contents of the Status register located at I/O address xxxxx000. The status word format is shown below:



Figure C-9. Reading the C/S Register

### (3) PA and PB Registers

These registers may be used as either input or output ports depending on the programmed contents of the C/S register. They may also be used either in the basic mode or in the strobe mode.

I/O address of the PA register: xxxxx001 I/O address of the PB register: xxxxxx010

### (4) PC Register

The PC register may be used as an input port, output port or control register depending on the programmed contents of the C/S register. The I/O address of the PC register is xxxxx011.

### (5) Timer

The timer is a 14-bit counter which counts TIMER IN pulses.

The low order byte of the timer register has an I/O address of xxxxx100, and the high order byte of the register has an I/O address of xxxxx101.

The count length register (CLR) may be preset with two bytes of data. Bits 0 through 13 are assigned to the count length: bits 14 and 15 specify the timer output mode. A read operation of the CLR reads the contents of the counter and the pertinent output mode. The initial value range which can initially be loaded into the counter is 2 through 3FFF hex. Bit assignments to the timer counter and possible output modes are shown in the following.





Figure C-10. Bit Assignments to the Timer Counter

| 1412 | 3911 |                                                                           |
|------|------|---------------------------------------------------------------------------|
| 0    | 0    | Outputs a low-level signal in the latter half (Note 1) of a count period. |
| 0    | 1    | Outputs a low-level signal in the latter half of a count period,          |
|      |      | automatically loads the programmed count length, and restarts             |
|      |      | counting when the TC value is reached.                                    |
| 1    | 0    | Outputs a pulse when the TC value is reached.                             |
| 1    | 1    | Outputs a pulse each time the preset TC value is reached                  |

- 1 1 Outputs a pulse each time the preset TC value is reached, automatically loads the programmed count length, and restarts from the beginning.
- Note 1: When counting an asymmetrical value such as (9), a high level is output during the first period of five, and a low level is output during the second period of four.
- Note 2: If an internal counter of the 81C55 receives a reset signal, count operation stops but the counter is not set to a specific initial value or output mode. When restarting count operation after reset, the START command must be executed again through the C/S register.

### (6) Standby Mode

Mo Mi

The 81C55 is placed in standby mode when the high level at  $\overline{CE}$  input is latched during the negative going edge of ALE. All input ports and the timer input should be pulled up or down to either Vcc or GND potential.

When using battery back-up, all ports should be set low or in input port mode. The timer output should be set low. Otherwise, a buffer should be added to the timer output and the battery should be connected to the power supply pins of the buffer.

By setting the reset input to a high level, the standby mode can be selected. In this case, the command register is reset, so the ports automatically set to the input mode and the timer stops.

# 82C51A

# **General Description**

82C51A is USART (Universal Synchronous Asynchronous Receiver Transmitters for serial data communication developed for the microcomputer system.

As a peripheral device of the microcomputer system, 82C51A receives parallel data from CPU and transmits serial data after conversion. This device also receives serial data from outside and transmits parallel data to CPU after conversion. Thus the device is used for serial data communication.

82C51A configures a fully static circuit using silicon gate CMOS technology. Therefore, it operates on an extremely low power supply at 100  $\mu$ A (max.) of standby current by suspending all the operations. 82C51A is functionally compatible with 8251A.



Figure C-11. Functional Block Diagram



Figure C-12. Pin Configuration of 82C51A

# **Functional Pin Description**

### Do - D7 (Input/Output)

This is a bidirectional data bus which receives control word and transmit data from CPU and sends status word and received data to CPU.

### RESET (Input)

A "High" on this input forces the 82C51A into "reset status".

The device waits for the writing of "mode instruction".

The min. reset width is six clock inputs during the operating status of CLK.

#### CLK (Input)

CLK signal is used to generate an internal device timing.

CLK signal is independent of RXC or TXC.

However, the frequency of CLK must be greater than 30 times the RXC and TXC at Synchronous mode and Asynchronous "x1" mode, and must be greater than 5 times at Asynchronous "x16" and "x64" mode.

### WR (Input)

This is "active low" input terminal which receives a signal for waiting transmit data and control words from CPU into 82C51A.

### RD (Input)

This is "active low" input terminal which receives a signal for reading receive data and status words from 82C51A.

# C/D (Input)

This is an input terminal which receives a signal for selecting data or command word and status word when 82C51A is accessed by CPU.

If  $C/\overline{D} = low$ , data will be accessed.

If C/D = high, command word or status word will be accessed.

### CS (Input)

This is "active low" input terminal which selects the 82C51A at low level when CPU accesses.

**Note:** The device won't be in "standby status" only setting  $\overline{CS} = \text{High}$ . Refer to "Standby Status".

### TXD (Output)

This is an output terminal for transmit data from which serial-converted data is sent out

The device is in "mark status" (high level) after resetting or during a status when transmit is disabled.

It is also possible to set the device in "break status" (low level) by a command.

### TXRDY (Output)

This is an output terminal which indicates that 82C51A is ready to accept a transmit data character.

But the terminal is always at low level if  $\overline{\text{CTS}} = \text{high or the device was set in "TX disable status" by a command.$ 

**Note:** TXRDY of status <u>word</u> indicates that transmit data character is receivable, regardless of CTS or command.

If CPU write a data character, TXRDY will be reset by the leading edge or  $\overline{WR}$  signal.

### TXEMPTY (Output)

This is an output terminal which indicates that 82C51A transmitted all the characters and had no data character.

In "synchronous mode", the terminal is at high level, if transmit data characters are no longer left and sync characters are automatically transmitted.

If CPU write a data character, TXEMPTY will be reset by the leading edge of WR signal.

**Note:** As a transmitter is disabled by setting  $\overline{\text{CTS}}$  "High" or command, a data written before disabled will be sent out, then TXD and TXEMPTY will be "High". Even if a data is written after disable, that data is not sent out and TXE will be "High".

After enabled transmitter, it is sent out.

### TXC (Input)

This is a clock input signal which determines the transfer speed of transmit data

 $\underline{\text{In "synchronous mode"}}$ , the baud rate will be the same as the frequency of  $\overline{\text{TXC}}$ .

In "asynchronous mode", it is possible to select baud rate factor by mode instruction. It can be 1, 1/16 or 1/64 the TXC.

The falling edge of TXC shifts the serial data out of the 82C51A.

### RXD (Input)

This is a terminal which receives serial data.

### **RXRDY** (Output)

This is a terminal which indicates that 82C51A contains a character that is ready to READ.

If CPU reads a data character, RXRDY will be reset by the leading edge of  $\overline{\text{RD}}$  signal.

Unless CPU reads a data character before next one character is received completely, the preceding data will be lost. In such a case, an overrun error flag of status word will be set.

### **RXC** (Input)

This is a clock input signal which determines the transfer speed of receive data.

In "synchronous mode", the baud rate will be the same as the frequency of BXC.

In "asynchronous mode", it is possible to select baud rate factor by mode instruction. It can be 1, 1/16, 1/64 the RXC.

### SYNDET/BD (Input/Output)

This is a terminal which function changes according to mode.

In "internal synchronous mode", this terminal is at high level, if sync characters are received and synchronized. If status word is read, the terminal will be reset.

In "external synchronous mode", this is an input terminal.

If "High" on this input forces, 82C51A starts receiving data character.

In "asynchronous mode", this is an output terminal which generates "high level" output upon the detection of "break" character, if receiver data contained "low level" space between stop bits of two continuous characters. The terminal will be reset, if RXD is at high level.

# DSR (Input)

This is an input port for MODEM interface. The input status of the terminal can be recognized by CPU reading status words.

### DTR (Output)

<u>This</u> is an output port for MODEM interface. It is possible to set the status of DTR by a command.

### CTS (Input)

This is an input terminal for MODEM interface which is used for controlling a transmit circuit. The terminal controls data transmit if the device is set in "TX Enable" status by a command.

Data is transmittable if the terminal is at low level.

### RTS (Output)

<u>This</u> is an output port for MODEM interface. It is possible to set the status of RTS by a command.

# **Function**

### **Outline**

82C51A's functional configuration is programmed by the software.

Operation between 82C51A and CPU is executed by program control. Table C-6 shows the operation between CPU and the device.

| <del>cs</del> | C/D | RD | WR |                    |
|---------------|-----|----|----|--------------------|
| 1             | X   | Х  | Х  | Data bus 3-state   |
| 0             | Х   | 1  | 1  | Data bus 3-state   |
| 0             | 1   | 0  | 1  | Status → CPU       |
| 0             | 1   | 1  | 0  | Control word ← CPU |
| 0             | 0   | 0  | 1  | Data → CPU         |
| 0             | 0   | 1  | 0  | Data ← CPU         |

Table C-6. Operation between 82C51A and CPU

It is necessary to execute a function-setting sequence after resetting on 82C51A. Figure C-13 shows the function-setting sequence.

If the function was set, the device is ready to receive a command, thus enabling the transfer of data by setting a necessary command, reading a status and reading/writing data.



Figure C-13. Function-Setting Sequence (Mode Instruction Sequence)

There are two types of control words.

- 1. Mode instruction (setting of function)
- 2. Command (setting of operation)

#### 1. Mode instruction

Mode instruction is used for setting the function of 82C51A. Mode instruction will be in "wait for write" at either internal reset or external reset. That is, the writing of control word after resetting will be recognized as "mode instruction".

Items to be set by mode instruction are as follows:

- Synchronous/Asynchronous mode
- Character hronous mode
- Character length
- Parity bit
- Baud rate factor (asynchronous mode)
- Internal/external synchronization (synchronous mode)
- No. of synchronous characters (synchronous mode)

The bit configuration of mode instruction is shown in Figures C-14 and C-15. In the case of synchronous mode, it is necessary to write one- or two-type sync characters.

If sync characters were written, a function will be set because the writing of sync characters constitutes part of mode instruction.



Figure C-14. Bit Configuration of Mode Instruction (Asynchronous)



Figure C-15. Bit Configuration of Mode Instruction (Synchronous)

### 2. Command

Command is used for setting the operation of 82C51A.

It is possible to write a command whenever necessary after writing mode instruction and sync characters.

Items to be set by command are as follows:

Transmit Enable/Disable
 Receive Enable/Disable

• DTR, RTS Output of data

· Resetting of error flag

- Sending of break characters
- Internal resetting
- Hunt mode (synchronous mode)

The bit configuration of a command is shown in Figure C-16.



Figure C-16. Bit Configuration of Command

#### Status Word

It is possible to see the internal status of 82C51A by reading a status word. The bit configuration of status word is shown in Figure C-17.



Figure C-17. Bit Configuration of Status Word

### Standby Status

It is possible to put 82C51A in "standby status" for the complete static configuration of CMOS.

When the following conditions have been satisfied that 82C51A is in "standby status".

- CS terminal shall be fixed at VCC level.
- Input pins other than CS, D0 to D7, RD, WR and C/D shall be fixed at VCC or GND level (including SYNDET in external synchronous mode).

Note: When all outputs current are 0, ICCS specification is applied.

# **Basic Construction of LCD**

Liquid crystal is a substance midway between a liquid and a solid, although its appearance is much like a liquid. From an electrical and optical standpoint, it possesses the properties of a crystal, Items which use this substance are called liquid crystal display elements. The LCD used in the Tandy 200 is a TN (Twisted Nematic) type of liquid crystal. Its basic construction is shown in Figure C-18.



Figure C-18. Construction of LCD Panel

The LCD operates as an "electric shutter" that controls the passage of light.

If voltage is applied, the transmission of light is blocked, otherwise, light is allowed to pass so that letters and numbers can be displayed.

Figure C-19 demonstrates how the LCD operates:

- The liquid-crystal display element is sandwiched between the two polarization plates. The polarized axes of the upper and lower plates are placed at right angles to each other to use the optical "twisting" of light.
- As shown in Figure C-19 (a), if voltage is not applied, the liquid-crystal molecules between the upper and lower plates twist 90° to distribute light. This results in a 90° optical movement and the transmission of light.
- In Figure C-19 (b), however, voltage is applied and the liquid appears frosted in current-carrying areas, thus blocking light transmission.



Figure C-19. Operation Theory of LCD Panel

# HM6264LFP-12,HM6264LFP-15

#### 8192-word x 8-bit High Speed Static CMOS RAM

- **FEATURES**
- High Density Small-sized Packaged
- Projection Area Reduced to One-Thirds of Conventional DIP
- Thickness Reduced to a Half of Conventional DIP
- High Speed: Fast Access Time 120/150ns (max)
- Single 5V Supply
- Low Power Standby and Low Power Operation
   Standby: 10μW (typ.), Operation: 200mW (typ.)
- · Capability of Battery Back-up Operation
- Completely Static RAM: No clock nor Timing Strobe Required
- Directly TTL Compatible: All Input and Output
- Equal Access and Cycle Time

#### ■ BLOCK DIAGRAM



#### **ABSOLUTE MAXIMUM RATINGS**

| Item                             | Symbol | Rating          | Unit |
|----------------------------------|--------|-----------------|------|
| Terminal Voltage *               | Vт     | -0.5 ** to +7.0 | v    |
| Power Dissipation                | PT     | 1.0             | W    |
| Operating Temperature            | Topr   | 0 to +70        | °C   |
| Storage Temperature              | Tstg   | -55 to +125     | °C   |
| Storage Temperature (Under Bias) | Thias  | -10 to +85      | °C   |

<sup>\*</sup> With respect to GND. \*\* Pulse width 50ns: -3.0V

#### **TRUTH TABLE**

| WE | CS, | CS, | ŌĒ | Mode            | I/O Pin | V <sub>CC</sub> Current | Note            |
|----|-----|-----|----|-----------------|---------|-------------------------|-----------------|
| X  | Н   | X   | X  | Not Selected    | High Z  | /SB, /SB1               |                 |
| X  | X   | L   | X  | (Power Down)    | High Z  | /SB, /SB2               |                 |
| Н  | L   | Н   | Н  | Output Disabled | High Z  | /cc,/cci                |                 |
| Н  | L   | Н   | L  | Read            | Dout    | Icc, Iccı               |                 |
| L  | L   | Н   | Н  | Write           | Din     | /cc, /ccı               | Write Cycle (1) |
| L  | L   | Н   | L  | WINC            | Din     | /cc, /cc1               | Write Cycle (2) |

X: H or L



#### ■ PIN ARRANGEMENT



#### ■ RECOMMENDED DC OPERATING CONDITIONS $(T_q = 0 \text{ to } +70^{\circ}\text{C})$

| ltem           | Symbol   | min   | typ | max | Unit |
|----------------|----------|-------|-----|-----|------|
| Supply Voltage | Vcc      | 4.5   | 5.0 | 5.5 | v    |
| Supply Voltage | GND      | 0     | 0   | 0   | v    |
| Input Voltage  | VIH      | 2.2   |     | 6.0 | v    |
| input voitage  | $V_{IL}$ | -0.3* | _   | 0.8 | V    |

<sup>\*</sup> Pulse Width 50ns: -3.0V

# ■ DC AND OPERATING CHARACTERISTICS ( $V_{CC}$ = 5V±10%, GND = 0V, $T_a$ = 0 to +70°C)

| Item                           | Symbol             | Test Condition                                                                                                                                                                             | min | typ* | max    | Unit |
|--------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|--------|------|
| Input Leakage Current          | ILI                | Vin=GND to VCC                                                                                                                                                                             | -   | -    | 2      | μA   |
| Output Leakage Current         | ILO                | $\overline{\text{CS1}} = V_{IH} \text{ or } \text{CS2} = V_{IL} \text{ or } \overline{\text{OE}} = V_{IH} \text{ or } \overline{\text{WE}} = V_{IL},$<br>$V_{I/O} = \text{GND or } V_{CC}$ |     | -    | 2      | μА   |
| Operating Power Supply Current | Icc                | CS1=V <sub>IL</sub> , CS2=V <sub>IH</sub> , I <sub>I/O</sub> =0mA                                                                                                                          |     | 40   | 80     | mA   |
| Average Operating Current      | Icc1               | Min. cycle, duty=100%, I <sub>I/O</sub> =0mA                                                                                                                                               | -   | 60   | 110    | mA   |
|                                | ISB                | CS1=V <sub>IH</sub> or CS2=V <sub>IL</sub>                                                                                                                                                 | -   | 1    | 2 2 80 | mA   |
| Standby Power Supply Current   | I <sub>SB1**</sub> | $\overline{\text{CS1}} \ge V_{CC} - 0.2 \text{V}, \text{CS2} \ge V_{CC} - 0.2 \text{V} \text{ or CS2} \le 0.2 \text{V}$                                                                    | _   | 2    | 100    | μA   |
|                                | ISB 2 **           | CS2≦0.2V                                                                                                                                                                                   | -   | 2    | 100    | μA   |
| Output Voltage                 | Vol                | IOL=2.1mA                                                                                                                                                                                  | _   | -    | 0.4    | v    |
| Output voitage                 | V ОН               | IOH= -1.0mA                                                                                                                                                                                | 2.4 |      | -      | v    |

<sup>\*</sup> Typical limits are at  $V_{CC}$ =5.0V,  $T_a$ =25°C and specified loading.

### ■ CAPACITANCE (f = 1 MHz, $T_a = 25^{\circ}\text{C}$ )

| Item                     | Symbol | Test Condition | typ | max | Unit |
|--------------------------|--------|----------------|-----|-----|------|
| Input Capacitance        | Cin    | $V_{in} = 0V$  | -   | 6   | pF   |
| Input/Output Capacitance | C1/0   | $V_{I/O} = 0V$ | -   | 8   | pF   |

Note) This parameter is sampled and not 100% tested.

# ■ AC CHARACTERISTICS (V<sub>CC</sub> = 5V±10%, Ta = 0 to +70°C)

#### • AC TEST CONDITIONS

Input Pulse Levels: 0.8 to 2.4V

Input Rise and Fall Times: 10ns

Input and Output Timing Reference Level 1.5V

Output Load. 1TTL Gate and  $C_L$  = 100pF (including scope and jig)

### READ CYCLE

| Item                            |                  | Symbol           | Symbol HM626 |     | FP-12 HM6264LFP-15 |     | 11-14 |
|---------------------------------|------------------|------------------|--------------|-----|--------------------|-----|-------|
| Read Cycle Time                 |                  | Symbol           | min          | max | min                | max | Unit  |
| Read Cycle Time                 | t <sub>RC</sub>  | 120              | -            | 150 | -                  | ns  |       |
| Address Access Time             |                  | 1 <sub>AA</sub>  | -            | 120 | _                  | 150 | ns    |
| Chip Selection to Output        | CSI              | tco1             | -            | 120 | -                  | 150 | ns    |
| Chip Selection to Output        | CS2              | t <sub>CO2</sub> |              | 120 | -                  | 150 | ns    |
| Output Enable to Output Valid   | toE              | -                | 60           | -   | 70                 | ns  |       |
| Chip Selection to Output        | CS1              | tLZ1             | 10           | -   | 15                 | -   | ns    |
| in Low Z                        | CS2              | tLZ2             | 10           | _   | 15                 |     | ns    |
| Output Enable to Output in Lov  | v Z              | tolz             | 5            | -   | 5                  |     | ns    |
| Chip Deselection to Output      | CSI              | tHZ1             | 0            | 40  | 0                  | 50  | ns    |
| in High Z                       | CS2              | tHZ2             | 0            | 40  | 0                  | 50  | ns    |
| Output Disable to Output in Hig | <sup>1</sup> OHZ | 0                | 40           | 0   | 50                 | ns  |       |
| Output Hold from Address Char   | ige              | t <sub>OH</sub>  | 10           | -   | 15                 | -   | ns    |

NOTES:  $1 \, t_{HZ}$  and  $t_{OHZ}$  are defined as the time at which the outputs achieve the open circuit condition and are not referred to output voltage levels.

<sup>\*\*</sup> VIL min=-0.3V

<sup>2</sup> At any given temperature and voltage condition,  $t_{HZ}$  max is less than  $t_{LZ}$  min both for a given device and from device to device.

### • READ CYCLE



NOTE: 1) WE is high for Read Cycle

### . WRITE CYCLE

| Item                           |         | Cumbal           | HM6264LFP-12 |     | HM6264 | LFP-15 | Unit |  |
|--------------------------------|---------|------------------|--------------|-----|--------|--------|------|--|
| item                           |         | Symbol           | min          | max | min    | max    | Unit |  |
| Write Cycle Time               |         | twc              | 120          | _   | 150    | -      | ns   |  |
| Chip Selection to End of Write | ;       | <sup>†</sup> CW  | 85           | _   | 100    | -      | ns   |  |
| Address Setup Time             |         | t <sub>AS</sub>  | 0            | -   | 0      |        | ns   |  |
| Address Valid to End of Write  |         | t <sub>AW</sub>  | 85           | _   | 100    | -      | ns   |  |
| Write Pulse Width              |         | twp              | 70           | _   | 90     | -      | ns   |  |
| Water Daniel Mills             | CS1, WE | twn1             | 5            |     | 10     |        | ns   |  |
| Write Recovery Time            | CS2     | twR2             | 15           | -   | 15     | _      | ns   |  |
| Write to Output in High Z      |         | twH2             | 0            | 40  | 0      | 50     | ns   |  |
| Data to Write Time Overlap     |         | t <sub>DW</sub>  | 50           | _   | 60     | -      | ns   |  |
| Data Hold from Write Time      |         | t <sub>DH</sub>  | 0            |     | 0      | _      | ns   |  |
| OE to Output in High Z         |         | <sup>†</sup> OHZ | -0           | 40  | 0      | 50     | ns   |  |
| Output Active from End of Wi   | ite     | tow.             | 5            |     | 10     | -      | ns   |  |



#### • WRITE CYCLE (2) (OE Low Fix)



- NOTES: 1) A write occurs during the overlap of a low  $\overline{CS1}$ , a high CS2 and a low  $\overline{WE}$ . A write begins at the latest transition among  $\overline{CS1}$  going low, CS2 going high and  $\overline{WE}$  going low. A write ends at the earliest transition among  $\overline{CS1}$  going high, CS2 going low and  $\overline{WE}$  going high. CS2 going low and  $\overline{WE}$  going high. CS3 going low and CS3 going high.
  - t<sub>CW</sub> is measured from the later of CS1 going low or CS2 going high to the end of write.
  - 3)  $t_{AS}$  is measured from the address valid to the beginning of write.
  - 4)  $t_{WR}$  is measured from the end of write to the address change.  $t_{WR1}$  applies in case a write ends at  $\overline{CS1}$  or  $\overline{WE}$  going high.  $t_{WR2}$  applies in case a write ends at CS2 going low.
  - 5) During this period, I/O pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied.
  - old Total goes low simultaneously with WE going low or after WE going low, the outputs remain in high impedance state.
  - 7) Dout is the same phase of the latest written data in this write cycle.
  - 8) Dout is the read data of next address.
  - 9) If CS1 is low and CS2 is high during this period, I/O pins are in the output state. Therefore, the input signals of opposite phase to the outputs must not be applied to them.

# ■ LOW $V_{CC}$ DATA RETENTION CHARACTERISTICS ( $T_q = 0 \text{ to } +70 \text{ °C}$ )

| Item                                    | Symbol             | Test Condition                                                                                                              | min   | typ | max      | [  |
|-----------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------|-------|-----|----------|----|
| V <sub>CC</sub> for Data Retention      | V <sub>DR1</sub>   | $\overline{\text{CS1}} \ge V_{CC} - 0.2\text{V}, \text{CS2} \ge V_{CC} - 0.2\text{V} \text{ or CS2} \le 0.2\text{V}$        | 2.0   | -   | -        | 7  |
| · CE for Data Retention                 | V <sub>DR2</sub>   | CS2 ≤ 0.2V                                                                                                                  | 2.0   | -   | -        | 1  |
| Data Retention Current                  | I <sub>CCDR1</sub> | $V_{CC} = 3.0 \text{V}, CS1 \ge V_{CC} - 0.2 \text{V},$<br>$CS2 \ge V_{CC} - 0.2 \text{V} \text{ or } CS2 \le 0.2 \text{V}$ | -     | 1   | 50*      | A  |
|                                         | I <sub>CCDR2</sub> | $V_{CC} = 3.0 \text{V}, \text{CS2} \le 0.2 \text{V}$                                                                        | _     | 1   | 50*      | μА |
| Chip Deselect to Data Retention<br>Time | tCDR               | See Retention Waveform                                                                                                      |       | -   | -        | ns |
| Operation Recovery Time                 | t <sub>R</sub>     |                                                                                                                             | tRC** | -   | <u> </u> | ns |

<sup>\*</sup>  $V_{IL}$  min = -0.3V, 20 $\mu$ A max at  $T_a$ =0~40°C.

# • LOW Vcc OATA RETENTION WAVEFORM (1) (CS1 Controlled)



# • LOW Vcc DATA RETENTION WAVEFORM (2) (CS2 Controlled)



NOTE: In Data Retention Mode, CS2 controls the Address,  $\overline{WE}$ ,  $\overline{CS1}$ ,  $\overline{OE}$  and Din buffer. If CS2 controls data retention mode, Vin for these inputs can be in the high impedance state. If  $\overline{CS1}$  controls the data retention mode, CS2 must satisfy either CS2  $\geq$  Vcc-0.2V or CS2  $\leq$  0.2V. The other input levels (address,  $\overline{WE}$ ,  $\overline{OE}$ , I/O) can be in the high impedance state.

<sup>\*\*</sup> tRC = Read Cycle Time



# HM6264LP-10, HM6264LP-12 HM6264LP-15

#### 8192-word x 8-bit High Speed Static CMOS RAM

#### • FEATURES

Fast access Time
 100ns/120ns/150ns (max.)
 Low Power Standby
 Standby: 0.01mW (typ.)

Low Power Operation Operating: 200mW (typ.)

- Capability of Battery Back-up Operation
- Single +5V Supply
- · Completely Static Memory. . . . . No clock or Timing Strobe Required
- Equal Access and Cycle Time
- · Common Data Input and Output, Three State Output
- Directly TTL Compatible: All Input and Output
- Standard 28pin Packaga Configuration
- Pin Out Compatible with 64K EPROM HN482764

#### BLOCK DIAGRAM



#### ABSOLUTE MAXIMUM RATINGS

| Item                             | Symbol | Rating          | Unit |  |
|----------------------------------|--------|-----------------|------|--|
| Terminal Voltage *               | VT     | -0.5 ** to +7.0 | v    |  |
| Power Dissipation                | PT     | 1.0             | W    |  |
| Operating Temperature            | Topr   | 0 to +70        | °C   |  |
| Storage Temperature              | Tstg   | -55 to +125     | °C   |  |
| Storage Temperature (Under Bias) | Thias  | -10 to +85      | °C   |  |

<sup>\*</sup> With respect to GND. \*\* Pulse width 50ns: -3.0V

#### • TRUTH TABLE

| WE | CS, | CS, | ŌĒ | Mode            | 1/O Pin | VCC Current | Note            |
|----|-----|-----|----|-----------------|---------|-------------|-----------------|
| X  | Н   | X   | Х  | Not Selected    | High Z  | /SB, /SB1   |                 |
| X  | Х   | L   | Х  | (Power Down)    | High Z  | /SB, /SB2   |                 |
| Н  | L   | Н   | Н  | Output Disabled | High Z  | Icc, Iccı   |                 |
| н  | L   | Н   | L  | Read            | Dout    | Icc, Icc1   |                 |
| L  | L   | Н   | Н  | W-:             | Din     | Icc, Icc1   | Write Cycle (1) |
| L  | L   | Н   | L  | Write           | Din     | Icc, Icc1   | Write Cycle (2) |

X: H or L



#### • PIN ARRANGEMENT



#### WRITE CYCLE (1) (OE clock)



#### • WRITE CYCLE (2) (OE Low Fix)



- NOTES: 1) A write occurs during the overlap of a low  $\overline{\text{CS1}}$ , a high CS2 and a low  $\overline{\text{WE}}$ . A write begins at the latest transition among  $\overline{\text{CS1}}$  going low, CS2 going high and  $\overline{\text{WE}}$  going low. A write ends at the earliest transition among  $\overline{\text{CS1}}$  going high, CS2 going low and  $\overline{\text{WE}}$  going high.  $t_{WP}$  is measured from the beginning of write to the end of write.
  - 2)  $t_{CW}$  is measured from the later of  $\overline{\text{CS1}}$  going low or CS2 going high to the end of write.
  - 3)  $t_{AS}$  is measured from the address valid to the beginning of write.
  - 4)  $t_{WR}$  is measured from the end of write to the address change.  $t_{WR1}$  applies in case a write ends at  $\overline{\text{CS1}}$  or  $\overline{\text{WE}}$  going high.  $t_{WR2}$  applies in case a write ends at CS2 going low.
  - 5) During this period, I/O pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied.
  - 6) If CS1 goes low simultaneously with WE going low or after WE going low, the outputs remain in high impedance state.
  - 7) Dout is the same phase of the latest written data in this write cycle.
  - 8) Dout is the read data of next address.
  - b) If CSI is low and CS2 is high during this period, I/O pins are in the output state. Therefore, the input signals of opposite phase to the outputs must not be applied to them.

# ■ RECOMMENDED DC OPERATING CONDITIONS ( $T_a = 0 \text{ to } +70^{\circ}\text{C}$ )

| Item           | Symbol          | min   | typ | max | Unit |
|----------------|-----------------|-------|-----|-----|------|
| Supply Voltage | Vcc             | 4.5   | 5.0 | 5.5 | v    |
|                | GND             | 0     | 0   | 0   | v    |
| Input Voltage  | V <sub>IH</sub> | 2.2   | -   | 6.0 | v    |
|                | $V_{IL}$        | -0.3* | _   | 0.8 | v    |

\* Pulse Width 50ns: -3.0V

# ■ DC AND OPERATING CHARACTERISTICS ( $V_{CC}$ = 5V±10%, GND = 0V, $T_a$ = 0 to +70°C)

| Item                           | Symbol     | Test Condition                                                                                                                                                              | min | typ* | max | Unit |
|--------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Input Leakage Current          | $ I_{LI} $ | Vin=GND to VCC                                                                                                                                                              | -   | -    | 2   | μА   |
| Output Leakage Current         | ILO        | $\overline{\text{CS}}_{1}=V_{IH}$ or $\overline{\text{CS}}_{2}=V_{IL}$ or $\overline{\text{OE}}=V_{IH}$ or $\overline{\text{WE}}=V_{II}$ , $V_{I/O}=\text{GND}$ to $V_{CC}$ | -   | -    | 2   | μА   |
| Operating Power Supply Current | lcc        | CS1=V <sub>IL</sub> , CS2=V <sub>IH</sub> , I <sub>I/O</sub> =0mA                                                                                                           |     | 40   | 80  | mA   |
| Average Operating Current      | Icc1       | Min. cycle, duty=100%, I <sub>I/O</sub> =0mA                                                                                                                                | -   | 60   | 110 | mA   |
|                                | ISB        | CS1=V <sub>IH</sub> or CS2=V <sub>IL</sub>                                                                                                                                  | -   | 1    | 3   | mA   |
| Standby Power Supply Current   | ISB1**     | $\overline{\text{CS}}1 \ge V_{CC} - 0.2\text{V}, \text{CS}2 \ge V_{CC} - 0.2\text{V or CS}2 \le 0.2\text{V}$                                                                | -   | 2    | 100 | μА   |
|                                | ISB2**     | CS2≦0.2V                                                                                                                                                                    | _   | 2    | 100 | μА   |
| Output Voltage                 | VOL        | IOL=2.1mA                                                                                                                                                                   | _   | _    | 0.4 | V    |
| Output voltage                 | VOH        | IOH=-1.0mA                                                                                                                                                                  | 2.4 | _    |     | v    |

<sup>\*</sup> Typical limits are at  $V_{CC}$ =5.0V,  $T_a$ =25°C and specified loading.

#### ■ CAPACITANCE (f = 1 MHz, $T_a = 25^{\circ}\text{C}$ )

| 1tem                     | Symbol | Test Condition | typ | max | Unit |
|--------------------------|--------|----------------|-----|-----|------|
| Input Capacitance        | Cin    | $V_{in} = 0V$  | -   | 6   | pF   |
| Input/Output Capacitance | C1/0   | $V_{I/O} = 0V$ | -   | 8   | pF   |

Note) This parameter is sampled and not 100% tested.

# ■ AC CHARACTERISTICS (V<sub>CC</sub> = 5V±10%, T<sub>a</sub> = 0 to +70°C)

### AC TEST CONDITIONS

Input Pulse Levels. 0.8 to 2.4V

Input Rise and Fall Times: 10ns

Input and Output Timing Reference Level: 1.5V

Output Load: 1TTL Gate and  $C_L$  = 100pF (including scope and jig)

#### • READ CYCLE

| Item                               |       | Symbol | HM62 | 64LP-10 | HM6264LP-12 |     | HM626 | 64LP-15 |      |
|------------------------------------|-------|--------|------|---------|-------------|-----|-------|---------|------|
| Tiem                               |       |        | min  | max     | min         | max | min   | max     | Unit |
| Read Cycle Time                    |       | IRC    | 100  | -       | 1 20        | -   | 150   |         | ns   |
| Address Access Time                |       | †AA    | _    | 100     | -           | 120 | -     | 150     | ns   |
| Chip Selection to Output           | ČS i  | tco1   | -    | 100     | -           | 120 | -     | 150     | ns   |
| comp selection to Output           | CS 2  | tco2   | -    | 100     | -           | 120 | _     | 150     | ns   |
| Output Enable to Output Valid      |       | toE    | -    | 50      | -           | 60  | -     | 70      | ns   |
| Chip Selection to                  | CS1   | 1LZ I  | 10   | -       | 10          | -   | 15    |         | ns   |
| Output in Low Z                    | CS2   | 1LZ 2  | 10   | -       | 10          | -   | 15    | -       | ns   |
| Output Enable to Output in         | Low Z | tolz   | 5    | _       | 5           | _   | 5     | _       | ns   |
| Chip Deselection to                | CSI   | !HZ!   | 0    | 35      | 0           | 40  | 0     | 50      | ns   |
| Output in High Z                   | CS2   | tHZ2   | 0    | 35      | 0           | 40  | 0     | 50      | ns   |
| Output Disable to Output in High Z |       | IOHZ   | 0    | 35      | 0           | 40  | 0     | 50      | ns   |
| Output Hold from Address Change    |       | 10Н    | 10   | -       | 10          | -   | 15    |         | ns   |

NOTES: 1 tHZ and tOHZ are defined as the time at which the outputs achieve the open circuit condition and are not referred to output voltage levels.

<sup>\*\*</sup> VIL min= -0.3V

<sup>2</sup> At any given temperature and voltage condition,  $t_{HZ}$  max is less than  $t_{LZ}$  min both for a given device and from device to device.

# • READ CYCLE



NOTE: 1)  $\overline{\text{WE}}$  is high for Read Cycle

### . WRITE CYCLE

| •.                             |          | 0      | HM626 | 64LP-10 | HM62 | 54LP-12 | HM62 | 64LP-15 | Unit |
|--------------------------------|----------|--------|-------|---------|------|---------|------|---------|------|
| 1tem                           |          | Symbol | min   | max     | min  | max     | min  | max     | Unit |
| Write Cycle Time               |          | twc    | 100   | -       | 120  | -       | 150  | -       | ns   |
| Chip Selection to End of Write |          | tcw    | 80    | -       | 85   | -       | 100  | -       | ns   |
| Address Setup Time             |          | tAS    | 0     | -       | 0    | -       | 0    | -       | ns   |
| Address Valid to End of Write  |          | tAW    | 80    | -       | 85   | -       | 100  | -       | ns   |
| Write Pulse Width              |          | t WP   | 60    | -       | 70   | -       | 90   | _       | ns   |
| 11/-:- P 77:                   | CS1, WE  | twn 1  | 5     | _       | 5    | -       | 10   | _       | ns   |
| Write Recovery Time            | CS2      | tWR2   | 15    | -       | 15   | -       | 15   | T -     | ns   |
| Write to Output in High        | Z        | twHZ   | 0     | 35      | 0    | 40      | 0    | 50      | ns   |
| Data to Write Time Overl       | ap       | tow    | 40    | -       | 50   | -       | 60   | -       | ns   |
| Data Hold from Write Time tDH  |          | t DH   | 0     | -       | 0    | -       | 0    | _       | ns   |
| OE to Output in High Z tOHZ    |          | tonz   | 0     | 35      | 0    | 40      | 0    | 50      | ns   |
| Output Active from End         | of Write | tow    | 5     | -       | 5    | -       | 10   | -       | ns   |

#### . WRITE CYCLE (1) (OE clock)



#### • WRITE CYCLE (2) (OE Low Fix)



- NOTES: 1) A write occurs during the overlap of a low  $\overline{\text{CS1}}$ , a high CS2 and a low  $\overline{\text{WE}}$ . A write begins at the latest transition among  $\overline{\text{CS1}}$  going low, CS2 going high and  $\overline{\text{WE}}$  going low. A write ends at the earliest transition among  $\overline{\text{CS1}}$  going high, CS2 going low and  $\overline{\text{WE}}$  going high.  $t_{WP}$  is measured from the beginning of write to the end of write.
  - t<sub>CW</sub> is measured from the later of CS1 going low or CS2 going high to the end of write.
  - 3)  $t_{AS}$  is measured from the address valid to the beginning of write.
  - 4)  $I_{WR}$  is measured from the end of write to the address change.  $I_{WR1}$  applies in case a write ends at CS1 or WE going high.  $I_{WR2}$  applies in case a write ends at CS2 going low.
  - 5) During this period, I/O pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied.
  - 6) If CSI goes low simultaneously with WE going low or after WE going low, the outputs remain in high impedance state.
  - 7) Dout is the same phase of the latest written data in this write cycle.
  - 8) Dout is the read data of next address.
  - 9) If CSI is low and CS2 is high during this period, I/O pins are in the output state. Therefore, the input signals of opposite phase to the outputs must not be applied to them.

# ■ LOW $V_{CC}$ DATA RETENTION CHARACTERISTICS ( $T_q = 0 \text{ to } +70 \text{ }^{\circ}\text{C}$ )

| Item                                                                 | Symbol             | Test Condition                                                                                                       | min   | typ | max | Uni |
|----------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------|-------|-----|-----|-----|
| V <sub>CC</sub> for Data Retention                                   | $V_{DR1}$          | $\overline{\text{CS1}} \ge V_{CC} - 0.2\text{V}, \text{CS2} \ge V_{CC} - 0.2\text{V} \text{ or CS2} \le 0.2\text{V}$ | 2.0   | -   | -   | V   |
| · CC for Data Retention                                              | $V_{DR2}$          | CS2 ≤ 0.2V                                                                                                           | 2.0   | -   | -   | V   |
| Data Retention Current                                               | I <sub>CCDR1</sub> | $V_{CC} = 3.0 \text{V}, CS1 \ge V_{CC} - 0.2 \text{V}, \\ CS2 \ge V_{CC} - 0.2 \text{V or } CS2 \le 0.2 \text{V}$    | -     | 1   | 50* | μА  |
|                                                                      | I <sub>CCDR2</sub> | $V_{CC} = 3.0 \text{V}, \text{CS2} \le 0.2 \text{V}$                                                                 | _     | 1   | 50* | μА  |
| Chip Deselect to Data Retention Time  **CDR*  See Retention Waveform |                    | See Retention Waveform                                                                                               | 0     | -   | -   | ns  |
| Operation Recovery Time                                              | t <sub>R</sub>     |                                                                                                                      | tRC** | -   | _   | ns  |

<sup>\*</sup>  $V_{IL}$  min = -0.3V,  $20\mu$ A max at  $T_a = 0 \sim 40^{\circ}$ C

# • LOW Vcc DATA RETENTION WAVEFORM (1) (CST Controlled)



# • LOW Vcc DATA RETENTION WAVEFORM (2) (CS2 Controlled)



NOTE: In Data Retention Mode, CS2 controls the Address, WE, CSI, OE and Din buffer. If CS2 controls data retention mode, Vin for these inputs can be in the high impedance state. If CSI controls the data retention mode, CS2 must satisfy either CS2 > Vcc-0.2V or CS2 < 0.2V. The other input levels (address, WE, OE, 1/O) can be in the high impedance state.

<sup>\*\*</sup> tRC = Read Cycle Time





# SUPPLY CURRENT vs. AMBIENT TEMPERATURE



# SUPPLY CURRENT vs. FREQUENCY



# ACCESS TIME vs.



# ACCESS TIME vs. SUPPLY VOLTAGE



# ACCESS TIME vs. AMBIENT TEMPERATURE



# INPUT LOW VOLTAGE VS. SUPPLY VOLTAGE



# INPUT HIGH VOLTAGE vs. SUPPLY VOLTAGE



# OUTPUT CURRENT VS. OUTPUT VOLTAGE



# OUTPUT CURRENT VS. OUTPUT VOLTAGE



# STANDBY CURRENT vs. AMBIENT TEMPERATURE



STANDBY CURRENT VS. SUPPLY VOLTAGE



# HN613256P, HN613256FP

### 32768-word x 8-bit Mask Programmable Read Only Memory

The HN613256P/FP is a mask-programmable, byte-organized memory designed for use in bus-organized system.

To facilitate use, the device operates from a single power supply, has compatibility with TTL, and requires no clocks nor refreshing because of static operation.

The active level of the CS and OE input, and the memory content are defined by the user. The Chip Select input deselects the output and puts the chip in a power-down mode.

#### FEATURES

- Fully Static Operation
- Automatic Power Down
- Single +5V Power Supply
- Three-state Data Output for OR-ties
- Mask Programmable Chip Select and Output Enable
- TTL Compatible
- Maximum Access Time: 250ns
- Low Power Standby and Low Power Operation;
   Standby 5µW (typ.), Operation 50mW (typ.)
- Pin Compatible with EPROM

#### BLOCK DIAGRAM



#### **ABSOLUTE MAXIMUM RATINGS**

| Item                                   | Symbol | Value        | Unit |
|----------------------------------------|--------|--------------|------|
| Supply Voltage*                        | Vcc    | -0.3 to +7.0 | V    |
| Input Voltage*                         | Vin    | -0.3 to +7.0 | V    |
| Operating Temperature Range            | Topr   | -20 to +75   | °C   |
| Storage Temperature Range              | Tstg   | -55 to +125  | °C   |
| Storage Temperature Range (Under Bias) | Thias  | -20 to +85   | °C   |

<sup>\*</sup>With respect to Vss

## ■ RECOMMENDED DC OPERATING CONDITIONS

| Item                  | Symbol | min. | typ. | max.        | Unit |
|-----------------------|--------|------|------|-------------|------|
| Supply Voltage *      | Vcc    | 4.5  | 5.0  | 5,5         | V    |
| Input Voitage*        | VIL    | -0.3 | _    | 0.8         | v    |
|                       | VIH    | 2.2  | -    | <b>V</b> cc | v    |
| Operating Temperature | T.,.   | - 20 | -    | 75          | ,c   |

<sup>■</sup> With respect to V<sub>33</sub>



# PIN ARRANGEMENT



\* Active level can be defined by the customer.

#### • HN613256FP



\* Active level can be defined by the customer.

### **BABSOLUTE MAXIMUM RATINGS**

| Item                           | Symbol | Rating    | Unit |
|--------------------------------|--------|-----------|------|
| Supply Voltage <sup>e</sup>    | Vcc    | -0.3~+7.0 | v    |
| Input Voltage <sup>e</sup>     | V      | -0.3~+7.0 | v    |
| Operating Temperature Range    | T.p.   | 0~+75     | °C   |
| Storage Temperature Range      | Teta   | -55~+125  | ·c   |
| Bias Stornge Temperature Raage | T      | -20~+85   | ·c   |

Note: \* Referenced to Vas.

### ■ ELECTRICAL CHARACTERISTICS

 $(V_{cc}-5V\pm10\%, V_{ss}-0V, T_a-0\sim+75^{\circ}C)$ 

| 1                  | [tem               | Symbol           | Teat                                  | Condition  | min | typ** | mex  | Unit |
|--------------------|--------------------|------------------|---------------------------------------|------------|-----|-------|------|------|
| Input "High" Leve  | l Voltage          | Vin              |                                       |            | 2.4 | _     | Vcc  | v    |
| Input "Low" Level  | l Voltage          | VIL              |                                       |            | 0   | -     | 0.8  | v    |
| Output "High" Lev  | rel Voltage        | V <sub>OH</sub>  | Ion 100 #A                            |            | 2.4 | -     | _    | v    |
| Output "Low" Lev   | el Voltage         | VoL              | 101 - 1.6 m A                         |            | -   | -     | 0.4  | v    |
| Iaput Leakage Cur  | reat               | 1                | V0~5.5V                               |            |     | -     | 2.5  | #A   |
| Output "High" Lev  | el Leakage Current | I <sub>LOH</sub> | CE -0.8V                              | V 2.4V     | -   | - 1   | 5    | #A   |
| Output "Low" Lev   | el Leakage Current | ILOL             | CE - 2.4V                             | V0.4V      | T - |       | 5    | μA   |
| Supply Current     | In atand-by        | I <sub>SB</sub>  | 85€ Vac - 8:3V                        | Vcc = 5.5V | -   | 1     | 30   | μA   |
| Supply Current     | In operation       | Icc •            | ac = 4 0 pm, L = 0 mA,<br>&2 = 3.0 pm | Vec-5.5V   | _   | 1.5   | 3.0  | m A  |
| Input Capacitaace  | taace C.           |                  | U- T -05°C                            | T -        |     | 10    | pF   |      |
| Output Capacitance |                    | C.,,             | V 0 V. f - 1 MHz, Ta - 25°C           |            | _   | - 1   | 12.5 | pF   |

Steedy state currens
 •• V<sub>CC</sub> = SV, T<sub>•</sub> = 25°C

# ■ AC OPERATING CONDITION AND CHARACTERISTICS

● READ SEQUENCE  $(V_{cc}-5V\pm10\%,\ V_{ss}-0V,\ Ta-0~+75^{\circ}C,\ t_{r}-t_{f}-20\,{\rm ns})$ 

| ltem                        | Symbol | min  | mex | Unit |
|-----------------------------|--------|------|-----|------|
| Read Cycle Time             | f ac   | 4.0  | -   | μs   |
| Address Access Time         | 1 AACC | _    | 3.5 | μ8   |
| Chip Enable Accesa Time     | 1 EACC |      | 3.0 | μa   |
| Data Hold Time from Address | 1 pr   | 0.05 | 0.5 | μa   |
| Address Set-up Time         | ins    | 0.5  | -   | με   |
| Address Hold Time           | t an   | 0    | _   | μ.   |
| Chip Enable ON Time         | ter    | 3.0  | _   | μ.   |
| Chip Enable OFF Time        | t ce   | 0.5  | -   | μa   |



# ■ ELECTRICAL CHARACTERISTICS ( $V_{CC} = 5.0V \pm 10\%$ , $V_{SS} = 0V$ , $T_a = -20 \sim +75$ °C)

| lt.             | em      | Symbol           | Test C                                                                                                  | ondition    | min  | typ*                      | max | Unst |   |     |   |
|-----------------|---------|------------------|---------------------------------------------------------------------------------------------------------|-------------|------|---------------------------|-----|------|---|-----|---|
| V <sub>IH</sub> |         |                  | 2.2                                                                                                     | -           | Vcc  | V                         |     |      |   |     |   |
| Input Voltage   |         | $V_{IL}$         |                                                                                                         |             | -0.3 | -                         | 0.8 | V    |   |     |   |
| Output Voltage  |         | V <sub>OH</sub>  | $I_{OH} = -205  \mu A$                                                                                  |             | 2.4  | Ī-                        | -   | V    |   |     |   |
| Output Voltage  |         | VOL              | $I_{OL} = 3.2  \text{mA}$                                                                               |             |      | $I_{OL} = 3.2  \text{mA}$ |     | -    | - | 0.4 | V |
| Input Leakage C | urrent  | Iin              | $V_{in} = 0 \sim 5.5 \text{V}$                                                                          |             | -    | -                         | 2.5 | μА   |   |     |   |
| Output Leakage  | Current | I <sub>LOH</sub> | $CS = 0.8V, \overline{CS} = 2.2V$ $V_{out} = 2.4V$                                                      |             | -    | -                         | 10  | μA   |   |     |   |
| Output Deakage  | Current | I <sub>LOL</sub> | C3 - 0.6V, C3 - 2.2V                                                                                    | Vout = 0.4V | -    | -                         | 10  | μА   |   |     |   |
| Supply Current  | Active  | Icc*             | $V_{CC} = 5.5 \text{V}, I_{Out} = 0 \text{mA}, t_{RC} = \text{min, duty} = 100\%.$                      |             | -    | 10                        | 30  | mA   |   |     |   |
| Supply Current  | Standby | I <sub>SB</sub>  | $V_{CC} = 5.5 \text{ V}, \overline{\text{CS}} \ge V_{CC} - 0.2 \text{ V}, \text{ CS} \le 0.2 \text{ V}$ |             | -    | 1                         | 30  | μА   |   |     |   |
| Input Capacitan | ce      | Cin              | $V_{in} = 0$ V, $f = 1$ MHz, $T_a = 25$ °C                                                              |             | -    | -                         | 10  | pF   |   |     |   |
| Output Capacita | nce     | Cout             |                                                                                                         |             | -    | -                         | 15  | pF   |   |     |   |

# Steady state current \*\* V<sub>CC</sub>=5V, T<sub>a</sub>=25°C RECOMMENDED AC DPERATING CONDITIONS (READ SEQUENCE)

 $(V_{cc}=5V\pm10\%, V_{ss}=0V, T_{a}=-20\sim+75^{\circ}C, t_{r}=t_{f}=20 \text{ns})$ 

| ltem .                               | Symbol | min | max | Unit |
|--------------------------------------|--------|-----|-----|------|
| Read Cycle Time                      | tRC    | 200 | _   | ns   |
| Address Access Time                  | !AA    | _   | 200 | ns   |
| Chip Select Access Time              | tACS   | -   | 200 | ns   |
| Chip Selection to Output in Low Z    | tCLZ   | 10  |     | ns   |
| Output Enable to Output Valid        | tOE    |     | 100 | ns   |
| Output Enable to Output in Low Z     | tOLZ   | 10  | -   | ns   |
| Chip Deselection to Output in High Z | tCHZ   | 0   | 100 | ns   |
| Chip Disable to Output in High Z     | tOHZ   | 0   | 100 | ns   |
| Output Hold from Address Change      | tОН    | 10  | -   | ns   |

# TIMING WAVEFORM READ CYCLE (1)



# • READ CYCLE (2) (Notes 1, 3)



#### • READ CYCLE (3) (Notes 2, 3)



#### • AC TEST LOAD



Notes : 1 t. - t, - 20 ns

- 2. C₁ includes jig capacitanca 3. All diodes are 1S2074®

#### NOTES:

- NOTES:

  1. Device is continuously selected.

  2. Address Valid prior to or coincident with CS transition low.

  3. OE = V<sub>IL</sub>.

  4. Input pulse level: 0.8 to 2.4V

- 5. Input and output reference level:



# HN61364P, HN61364FP

#### 8192-word x 8-bit Mask Programmable Read Only Memory

Tha HN61364P/FP is a mask-programmable, byta-organized memory designad for use in bus-organized systems.

To facilitate use, the davice operates from a single power supply, has compatibility with TTL, and requires no clocks or rafreshing because of static operation.

The active lavel of the CS,  $OE_0 \sim OE_2$  inputs and the mamory contant are defined by the user. The Chip Select input deselects the output and puts the chip in a powerdown mode.

- FEATURES
- Fully Static Operation
- Automatic Power Down
- Single +5V Power Supply
- Threa-state Data Output for OR-tias
- Mask Programmabla Chip Select and Output Enabla
- TTL Compatible
- Maximum Access Time; 250ns
- Low Power Standby and Low Power Operation; Standby 5μW (typ), Operation 50mW (typ)
- Pin Compatible with EPROM

#### BLOCK DIAGRAM



#### ABSOLUTE MAXIMUM RATINGS

| ltem                     | Symbol          | Value        | Unit |
|--------------------------|-----------------|--------------|------|
| Supply Voltage*          | V <sub>cc</sub> | -0.3 to +7.0 | v    |
| Input Voltage*           | $V_{in}$        | -0.3 to +7.0 | v    |
| Operating Temperature    | Topr            | -20 to +75   | °C   |
| Storage Temperature      | Tsta            | -55 to +125  | °C   |
| Bias Storage Temperature | Tbias           | -20 to +85   | °C   |

<sup>\*</sup> with respect to  $V_{SS}$ 

#### ■ RECOMMENDED DC OPERATING CONDITIONS

| ltem                  | Symbol    | min  | typ | max | Unit |
|-----------------------|-----------|------|-----|-----|------|
| Supply Voltage •      | $v_{cc}$  | 4.5  | 5.0 | 5.5 | V    |
| Input Voltage *       | $V_{IL}$  | -0.3 | _   | 0.8 | V    |
| input voitage         | $V_{IH}$  | 2.2  | _   | Vcc | V    |
| Operating Temperature | $T_{opr}$ | -20  | -   | 75  | °C   |

<sup>\*</sup> with respect to Vss



#### ■ PIN ARRANGEMENT

#### HN81364P



(10p view

# HN61364FP



# ■ ELECTRICAL CHARACTERISTICS ( $V_{CC} = 5V\pm10\%$ , $V_{SS} = 0V$ , $T_a = -20$ to $+75^{\circ}$ C

|                                      | em                | Symbol           | Test Condition                                                  | min  | typ** | max      | Unit |
|--------------------------------------|-------------------|------------------|-----------------------------------------------------------------|------|-------|----------|------|
| Input High-level                     | _                 | V <sub>IH</sub>  |                                                                 | 2.2  | -     | $V_{CC}$ | V    |
| Input Low-level                      | Voltage           | $V_{IL}$         |                                                                 | -0.3 | -     | 0.8      | V    |
| Output High-leve                     | el Voltage        | V <sub>OH</sub>  | I <sub>OH</sub> =-205µA                                         | 2.4  | 1 -   | _        | v    |
| Output Low-leve                      |                   | VoL              | I <sub>OL</sub> =3.2m A                                         | T -  | -     | 0.4      | V    |
| Input Leakage O                      | urrent            | $I_{in}$         | V <sub>in</sub> =0 to 5.5V                                      | -    | -     | 2.5      | μА   |
|                                      | l Leakage Current | I <sub>LOH</sub> | Vout=2.4V, CS=0.8V, CS=2.2V                                     | T -  | -     | 10       | μΑ   |
| Output Low-leve                      | i Leakage Current | I <sub>LOL</sub> | V <sub>out</sub> =0.4V, CS=0.8V, CS=2.2V                        | _    | _     | 10       | μА   |
| Supply Current                       | Active            | Icc *            | Vcc=55V, 1 out=OmA, trc=min, duty=100%                          | -    | 10    | 25       | m A  |
| Dappiy Cullett                       | Standby           | $I_{SB}$         | $V_{CC}$ =5.5V, $\overline{CS} \ge V_{CC}$ -0.2V, $CS \le 0.2V$ | 1 -  | 1     | 30       | μΑ   |
| Input Capacitance Output Capacitance |                   | Cin              |                                                                 | -    | -     | 10       | ρF   |
|                                      |                   | Cout             | $V_{in}$ =0V, $f$ =1MHz, $T_a$ =25°C                            |      | _     | 15       | pF   |

<sup>\*</sup> Steady state current \*\*  $V_{CC} = 5V$ ,  $T_a = 25^{\circ}C$ 

# ■ RECOMMENDED AC OPERATING CONDITIONS (READ SEQUENCE)

 $(V_{cc} = 5V \pm 10\%, V_{ss} = 0V, T_a = -20 \text{ to } +75^{\circ}C, t_r = t_f = 20 \text{ns})$ 

| Item                                 | Symbol           | min | max | Unit |
|--------------------------------------|------------------|-----|-----|------|
| Read Cycle Time                      | tRC              | 250 | -   | ns   |
| Address Access Time                  | t <sub>AA</sub>  |     | 250 | ns   |
| Chip Select Access Time              | tACS             | _   | 250 | ns   |
| Chip Selection to Output in Low Z    | t <sub>CLZ</sub> | 10  | -   | ns   |
| Output Enable to Output Valid        | toE              | -   | 100 | ns   |
| Output Enable to Output in Low Z     | tolz             | 10  | -   | ns   |
| Chip Deselection to Output in High Z | t <sub>CHZ</sub> | 0   | 100 | ns   |
| Chip Disable to Output in High Z     | toHZ             | 0   | 100 | ns   |
| Output Hold from Address Change      | toH              | 10  | T - | ns   |

#### **TIMING WAVEFORM**

#### • Read Cycle (1)



# • Read Cycle (2) Notes 1, 3



# • Read Cycle (3) Notes 2, 3



#### AC TEST LOAD



- Notes) 1 t<sub>s</sub> = t<sub>f</sub> = 20ns
  2 C<sub>L</sub> includes jig capacitance
  3 All diodes are 1S 2074 .

#### NOTES:

- Device is continuously selected.
   Address Vaild prior to or coincident with CS transition low.
   OE = V<sub>IL</sub>
- 4. Input pulse level: 0.8 to 2.4V
- 5. Input and output reference level: 1.5V



# MC14412

#### UNIVERSAL LOW SPEED MODEM (0-600 bps)

The MC14412 contains a complete FSK (Frequency-Shift Keying) modulator and demodulator compatible with both foreign (C C I T T standards) and U S A low speed (0 to 600 (bps) communication networks.

- On-Chip Crystal Oscillator with External Crystal
- Echo Suppressor Disable Tone Generator
- Originate and Answer Modes
- Simplex, Half-Duplex, and Full-Duplex Operation
- On-Chip Sine Wave Generator
- Modem Self Test Mode
- Single Supply.
  - V<sub>DD</sub> = 4.75 to 15 Vdc MC14412FP, MC14412 FL V<sub>DD</sub> = 4.75 to 6.0 Vdc MC14412VP, MC14412VL
- Selectable Data Rates 0-300, 0-600 bps
- Post Detection Filter
- TTL or CMOS Compatible Inputs and Outputs

#### **CMOS LSI**

(LOW-POWER COMPLEMENTARY MOS)

UNIVERSAL LOW SPEED (0-600 bps) MODEM





# MC14412

# **ELECTRICAL CHARACTERISTICS**

| Characteristic                                        | Symbol           | VDD**   |                        |      |              | + 25°C      |      | + 80                                             | Unr  |          |
|-------------------------------------------------------|------------------|---------|------------------------|------|--------------|-------------|------|--------------------------------------------------|------|----------|
| CINET CLUM PLIC                                       | Symoor           | Vdc     | Min                    | Max  | Min          | Тур         | Max  | Min                                              | Max  | 1        |
| Output Voltage Pin 7 Only                             |                  | 50      | wes                    | 0.05 | -            | 0           | 0.05 | -                                                | 0.05 |          |
| "0" Level                                             | VOL              | 10      | -                      | 0.05 | -            | 0           | 0.05 | -                                                | 0.05 | V        |
| $V_{in} = V_{DD}$ or 0                                |                  | 15      | -                      | 0.05 | _            | 0           | 0.05 | -                                                | 0.05 |          |
| "1" Level                                             |                  | 5.0     | 4 95                   | -    | 4 95         | 50          | -    | 4 95                                             | 5-   |          |
| V <sub>ID</sub> = 0 or V <sub>DD</sub>                | VOH              | 10      | 9 95                   | _    | 9 95         | 10          | _    | 9.95                                             | _    | V        |
| 111                                                   | 1011             | 15      | 14 95                  | -    | 14 95        | 15          | -    | 14 95                                            | -    |          |
| Input Voltage*                                        |                  |         |                        |      |              |             |      | †                                                |      |          |
| "O" Level                                             |                  |         |                        |      |              | 1 1         |      |                                                  |      |          |
| $(V_0 = 4.5 \text{ or } 0.5 \text{ V})$               | VIL              | 50      |                        | 15   | ~            | 2 25        | 15   |                                                  | 15   | V        |
| $(V_0 = 9 \ 0 \ or \ 1 \ 0 \ V)$                      |                  | 10      | - :                    | 3.0  | -            | 4 50        | 30   | -                                                | 3 0  |          |
| $(V_0 = 13.5 \text{ or } 1.5 \text{ V})$              |                  | 15      | -                      | 40   | -            | 6 75        | 40   |                                                  | 40   |          |
| "1" Level                                             |                  |         |                        |      |              |             |      |                                                  |      |          |
| Pin 15                                                |                  | 5 to 15 | V <sub>DD</sub> - 0.75 | -    | VDD~08       | VDD - 2     | -    | VDD - 0.85                                       | -    |          |
| (VO=05 or 45 V)                                       |                  | 5.0     | 35                     | _    | 3.5          | 2.75        | -    | 3.5                                              |      | 1        |
| (Vo = 10 or 90 V)                                     | ViH              | 10      | 70                     |      | 7.0          | 5 50        | **   | 70                                               | w    | l v      |
| (Vo = 1 5 or 13 5 V)                                  | , ,,,,           | 15      | 11.0                   | _    | 11.0         | 8 25        | _    | 110                                              |      | 1        |
| Output Drive Current                                  |                  |         |                        |      |              | 0.0         |      | T                                                |      | <b>†</b> |
| Pin 7 Only                                            |                  |         |                        |      |              | 1           |      | 1                                                |      | i        |
| (VOH = 2.5)                                           | ¹OH              | 5       | -0 62                  | **   | - 0 5        | -15         | -    | -0 35                                            | -    | m/       |
| (V <sub>OH</sub> = 9 5)                               |                  | 10      | - 0 62                 | -    | -05          | -10         | -    | - 0 35                                           | -    |          |
| $(V_{OH} = 13.5)$                                     |                  | 15      | -18                    | -    | -15          | -36         |      | -11                                              | -    |          |
| (VOL = 0 4)                                           |                  | 4 75    | 23                     | -    | 2.0          | 40          | -    | 1.6                                              | -    | 1        |
| (VOL = 0.5)                                           | loi              | 10      | 5.3                    | _    | 4.5          | 10          |      | 36                                               |      | l m      |
| (VOL = 1 5)                                           | 701              | 15      | 15                     | _    | 13           | 35          |      | 10                                               | ~    |          |
| Input Current                                         |                  |         |                        |      |              | +           |      | 10                                               |      | ┼        |
| (Pin 15= V <sub>DD</sub> )                            | l <sub>in</sub>  | -       | -                      | -    | -            | ± 0 00001   | ±01  |                                                  |      | μΔ       |
| Input Pull-Up Resistor                                |                  |         |                        |      |              |             |      |                                                  |      |          |
| Source Current                                        |                  |         |                        |      |              |             |      |                                                  |      | l        |
| (Pin 15 = VSS.                                        | i                |         |                        |      |              | 1 1         |      |                                                  |      |          |
| V = = 2 4 Vdc)                                        | lp.              | 5       | 285                    | _    | 250          | 460         |      | 206                                              | la.  | μ.       |
| V <sub>In</sub> = 2 4 Vdc)<br>Pins 1, 2, 5, 6, 10, 11 | ۱,۳              |         | 200                    |      | 2.50         | 100         |      | 200                                              |      | ,        |
| 12, 13, 14                                            |                  |         |                        |      |              |             |      |                                                  |      | İ        |
| Input Capacitance                                     | C <sub>in</sub>  | _       | _                      |      | _            | 5.0         | _    |                                                  |      | pF       |
| Total Supply Current                                  | Olli             | 5       |                        | 4.5  |              | 111         | 4.0  |                                                  | 3.5  | -        |
| (Pin 15 = V <sub>DD</sub> )                           | ŀτ               | 10      | _                      | 13   |              | 40          | 12   | _                                                | 11   | m.e      |
| 11 15 - 4007                                          | ''               | 15      |                        | 27   |              | 80          | 25   |                                                  | 23   | 1117     |
| Modulator/Demodulator                                 |                  |         |                        | • -  | <del> </del> | +           |      | <del>                                     </del> |      | $\vdash$ |
| Frequency                                             |                  |         |                        |      |              |             |      |                                                  |      |          |
|                                                       | ACC              | 5 to 15 | -                      | -    | -            | 0.5         | -    | -                                                | -    | %        |
| Accuracy                                              |                  |         |                        |      |              |             |      |                                                  |      |          |
| (Excluding Crystal)                                   |                  |         |                        |      |              |             |      |                                                  |      |          |
| Transmit Carrier Output                               | V <sub>2H</sub>  | 5       |                        |      | -20          | - 25        | -    | -                                                | -    | d€       |
| 2nd Harmonic                                          | *2H              | 15      | -                      | -    | - 25         | - 32        |      | -                                                |      | "        |
| Transmit Carrier Output                               |                  | 5       | -                      | -    | 0.2          | 0.30        | _    | -                                                | -    |          |
| Voltage ( $R_1 = 100 \text{ k}\Omega$ )               | V <sub>out</sub> | 10      |                        |      | 0.5          | 0.85        | _    | - 1                                              | 34   | VRN      |
| (Pin 9)                                               | Out              | 15      | 100                    |      | 10           | 15          | -    | -                                                | _    |          |
| Maximum Receive                                       |                  | 5       |                        | 15   | _            | -           | 15   | 1                                                | 15   | t        |
| Carrier Rise and Fall                                 | ١                | 10      |                        | 5.0  |              | 1           | 5.0  |                                                  | 5.0  | μS       |
| Times (Pin 1)                                         | tr. tr           | 15      |                        | 40   | _            | _           | 40   |                                                  | 40   | μ 5      |
|                                                       | <b>—</b>         | +5      |                        | 40   |              | <b>├</b> ── | 40   | ļ                                                | 40   | <b>├</b> |
| Maximum Oscillator<br>Frequency                       | fmax             | 5       | -                      | -    | 12           | 5           | -    | -                                                | -    | Мн       |
| Minimum Clock Pulse                                   |                  |         |                        |      |              | 1           |      | 1                                                |      | 1        |
| Width                                                 | tw               | 5       |                        | 1    | -            | 50          | 350  |                                                  | -    | ns       |

<sup>\*</sup>DC Noise immunity (V<sub>IL</sub> V<sub>IH</sub>) is defined as the maximum voltage change from an ideal  $0^{\circ}$  or  $1^{\circ}$  input level, that the circuit will withstand before accepting an erroneous input
\*\*Note: Only 5 Volt specifications apply to MC14412VP devices

MAXIMUM RATINGS (Voltages referenced to Vos. Pin 8)

| Rating                                               | Symbol          | Value                                         | Unit |
|------------------------------------------------------|-----------------|-----------------------------------------------|------|
| DC Supply Voltages<br>MC14412FP, FL<br>MC14412VP, VL | V <sub>DD</sub> | -05 to 15                                     | ٧    |
| Input Voltages, All Inputs                           | V <sub>in</sub> | V <sub>DD</sub> +05 to<br>V <sub>SS</sub> -05 | ٧    |
| DC Current Drain per Pin (except Pin 8, 7)           | 1               | 10                                            | mA   |
| DC Current Drain (Pin 8, 7)                          | 1               | 35                                            | mA   |
| Operating Temperature Range                          | TA              | -40 to +85                                    | °C   |
| Storage Temperature Range                            | Tstg            | -65 to +150                                   | °C   |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields, however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that V<sub>III</sub> and V<sub>OUT</sub> be Constrained to the range VSS \( \frac{V}{V}(III) \) or VOUI \( \frac{V}{V}(III) \).

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD)

#### PIN ASSIGNMENT

|   | 16                         | V <sub>DD</sub>                              |
|---|----------------------------|----------------------------------------------|
| 2 | 15                         | TTLD                                         |
| 3 | 14                         | Туре                                         |
| 4 | 13                         | Echo                                         |
| 5 | 12                         | Tx Enable                                    |
| 6 | 11.                        | Tx Data                                      |
| 7 | 10                         | Mode                                         |
| 8 | 9                          | Tx Car                                       |
|   | 2<br>3<br>4<br>5<br>6<br>7 | 2 15<br>3 14<br>4 13<br>5 12<br>6 11<br>7 10 |

#### **DEVICE OPERATION**

#### GENERAL

Figure 1 shows the modem in a system application. The data to be transmitted is presented in serial format to the modulator for conversion to FSK signals for transmission over the telephone network. The modulator output is buffered/amplified before driving the 600 ohm telephone line.

The FSK signal from the remote modem is received via the telephone line and liftered to remove extraneous signals such as the local Transmit Carrier. This filtering can be either a bandpass which passes only the desired band of frequencies or a notch which rejects the known interfering signal. The desired signal is then limited to preserve the axis crossings and fed to the demodulator where the data is recovered from the received FSK carrier.

#### INPUT/OUTPUT FUNCTIONS

Figure 2 shows the I/O interface for the MC14412 low-

speed modem. The following is a description of each individual signal.

#### TYPE (Pin 14)

The Type input selects either the U S or C C I T T operational frequencies for both transmitting and receiving data When the Type input = "1", the U S standard is selected and when the Type input = "0", the C C I T T standard is selected.

#### TRANSMIT DATA (Tx Data, Pin 11)

Transmit Data is the binary information input. Data entered for transmission is modulated using FSK techniques When operating in the U.S. standard (Type="1") a logic "1" input level represents a Mark or when operating in the CCITT standard (Type="0") a logic "1" input level represents a Mark

FIGURE 1 - TYPICAL LOW-SPEED MODEM APPLICATION



Since the modulator and demodulator sections of the MC14412 are functionally equivalent to those of the MC6860, additional application information can be obtained from the following Motorola publications.

AN-731 Low-speed Modern Fundamentals

AN 747 Low-speed Modern System Design Using the MC6860

EB-49 Application Performance of the MC6860 MODEM

FIGURE 2 - MC14412 INPUT/OUTPUT SIGNALS



#### TRANSMIT CARRIER (Tx Car. Pin 9)

The Transmit Carrier is a digital-synthesized sine wave derived from a 10 MHz oscillator reference. The Tx CAR has an AC output impedance of 5 k $\Omega$  typical. The frequency characteristics are as follows.

| Moda      |     | Tx Data |     | Tx Car  |
|-----------|-----|---------|-----|---------|
| Originate | 1   | Mark    | "1" | 1270 Hz |
| Originate | "1" | Space   | 0   | 1070 Hz |
| Answer    | 0,, | Mark    | 1   | 2225 Hz |
| Answer    | 0., | Space   | 0   | 2025 Hz |

| Mod     | Moda  |       | Moda Tx Deta |         | Tx Car |
|---------|-------|-------|--------------|---------|--------|
| Channel | "1"   | Mark  | "1"          | 980 Hz  |        |
| No 1    | 1     | Space | 0            | 1180 Hz |        |
| Channel | 0     | Mark  | 1"           | 1650 Hz |        |
| No 2    | ''0'' | Space | 0            | 1850 Hz |        |

Echo Suppressor Disable Tone
Type="0"

| CONO - 1      |         |         |  |  |  |  |
|---------------|---------|---------|--|--|--|--|
| Moda          | Tx Data | Tx Cer  |  |  |  |  |
| Chan No 2 "0" | "1"     | 2100 Hz |  |  |  |  |

#### TRANSMIT ENABLE (Tx Enabla, Pin 12)

The Transmit Carrier output is enabled when the Tx Enable input = "1". No output tone can be transmitted when Tx Enable = "0".

#### MODE (Pin 10)

The Mode input selects the pair of transmitting and receive frequencies used during modulation and demodulation. When Mode = "1", the U.S. originate mode is selected ("type input = "1") or the C.C.I.T.T. Channel No. 1 (Type input = "0"). When mode = "0", the U.S. answer mode is selected (Type input = "1") or the C.C.I.T.T. Channel No. 2 (Type input = "0").

#### ECHO (Pin 13)

When the Echo input = "1" (Type = "0", Mode = "0", Tx Data = "1") the modulator will transmit a 2100 Hz tone for

disabling line echo suppressors. During normal data transmission, this input should be low = "0"

#### RECEIVE DATA (Rx Data, Pin 7)

The Receive Data output is the digital data resulting from demodulating the Receive Carrier

#### RECEIVE CARRIER (Rx Cer. Pin 1)

The Receive Carrier is the FSK input to the demodulator. This input must have either a CMOS or TTL compatible logic level input (see TTL pull-up disable) at a duty cycle of 50%  $\pm$  2%, that is a square wave resulting from a signal limiter.

#### RECEIVE DATA RATE (Rx Rate, Pin 6)

The demodulator has been optimized for signal to noise performance at 300, and 600 bps

| Data Rate | Rx Rate |
|-----------|---------|
| 0-300 bps | "1"     |
| 0-600 bps | 0.,     |

#### SELF TEST (ST, Pin 2)

When a high level (ST = "1") is placed on this input, the demodulator is switched to the modulator frequency and demodulates the transmitted FSK signal

#### RESET (Pin 5)

This input is provided to decrease the test time of the chip In normal operation, this input may be used to disable the demodulator (Reset = "1") — otherwise it should be tied low = "0". The reset pin does not reset Rx data pin 7

### CRYSTAL (Oscin, Oscout, Pin 4, Pin 3, respectively)

A 1.0 MHz crystal is required to utilize the on chip oscillator. A 1.0 MHz square wave clock can also be applied to the Dsc<sub>in</sub> input to satisfy the clock requirement (see Figure 2).

When utilizing the 1.0 MHz crystal, external parasitic capacitance, including crystal shunt capacitance, must be < 9 pF at the crystal input (pin 4). Pin 4 is capable of driving only one CMOS input.

#### TTL PULL-UP DISABLE (TTLD, Pin 15)

To improve TTL interface compatibility, all of the inputs to the MDDEM have controllable P-Channel devices which act as pull-up resistors when TTLD input is low ("0"). When the input is taken high ("1") the pull-up is disabled, thus reducing power dissipation when interfacing with CMOS. Pin 15 should be taken high ("1") with VDp greater than 6 volts.

#### FIGURE 3 - M6900 MICROCOMPUTER FAMILY BLOCK DIAGRAM



# MC14412

FIGURE 4 - TRANSMIT CARRIER SINEWAVE



FIGURE 5 -- TYPICAL TRANSMIT CARRIER FREQUENCY SPECTRUM



#### Specifications of RP5C01

#### Outline:

The RP5C01 is a real-time clock that can be connected directly to the bus of microprocessors using the 8085A, Z80, 6809, 6502 or other CPU. Time can then be written to or read from the clock in the same way as writing to or reading from RAM. As well as calendar and time counters and alarm function, the RP5C01 has a 26 x 4-bit RAM, allowing battery backup. It can therefore be used as a non-volatile



#### Features:

RAM.

- \* Direct connection to CPU
- \* 4-bit bidirectional bus D0-D3
- \* 4-bit address inputs A0-A3
- \* Internal counters for time (hours, min., sec.) and date (100 years, leap years, months, days, and days-of-the-week)
- \* Choice of 24-hour or 12-hour (AM/PM) system
- \* All clock data expressed in BCD code
- \* +30 sec. adjustment function
- \* Provision for battery backup
- \* Internal 26 x 4-bit RAM
- \* Alarm signal, 16 Hz clock signal or 1 Hz clock signal output



Absolute max. ratings

| Symbol | Item                        | Conditions                             | Values    | Units |
|--------|-----------------------------|----------------------------------------|-----------|-------|
| Vcc    | Supply voltage              |                                        | -0.3 - 7  | V     |
| ΛI     | Input voltage               | Voltage at any pin with respect to GND | -0.3 - 7  | v     |
| VO     | Output voltage              |                                        | -0.3 - 7  | V     |
| Pd     | Max. power com-<br>sumption | Ta=25°C                                | 700       | mW    |
| Topg   | Under bias                  |                                        | 0 - 70    | °C    |
| Tstg   | Storage<br>temperature      |                                        | -40 - 125 | °C    |

Recommended operating conditions (Ta=0 -  $70\,^{\circ}\text{C}$  unless otherwise specified)

| Symbol   | Item                      | Values |        |      | Units |
|----------|---------------------------|--------|--------|------|-------|
|          |                           | Min    | TYP    | Max. |       |
| Vcc      | Supply voltage            | 4.5    | 5      | 5.5  | V     |
| $v_{DH}$ | Data preservation voltage | 2.2    |        | 5.5  | ν     |
| fxT      | Oscillation frequency of  |        | 32.768 |      | kHz   |
|          | crystal oscillator        |        |        |      |       |

DC electrical characteristics

Ta=0 - 70 °C, Vcc=5V  $\pm 10$ % unless otherwise specified.

| Symbol | Item                     | Measurement                            | Values |     |      |       |  |
|--------|--------------------------|----------------------------------------|--------|-----|------|-------|--|
|        |                          | conditions                             | Min.   | TYP | Max. | Units |  |
| VIH    | "H" input voltage        |                                        | 2.0    |     | Vcc  | V     |  |
| VIL    | "L" input voltage        |                                        | -0.3   |     | 0.8  | V     |  |
| VOH    | "H" output voltage       | ΙΟΗ=-400μΑ                             | 2.4    |     |      | V     |  |
| VOL    | "L" output voltage       | I <sub>OL</sub> =2mA                   |        |     | 0.4  | v     |  |
| Il     | Input current            | VI=0 - 5.5V                            |        |     | +10  | μΑ    |  |
| IOZ    | Output leakage current   |                                        |        |     | +10  | μA    |  |
| Iccl   | Vcc power supply current | f <sub>XT</sub> =32.768kHz<br>Vcc=2.2V |        |     | 15   | μA    |  |
| Icc2   | Vcc power supply current | fxT=32.786kHz<br>Vcc=5.0V (Note 2)     |        |     | 250  | μΑ    |  |

Note 1: current towards IC is considered positive (no sign)

Note 2: When connected to CPU (read/write cycle  $10\mu s$ )

### AC electrical characteristics

(Ta=0 - 70°C, Vcc=5V  $\pm 5$ % unless otherwise specified)

| Symbol |                        | Measurement |      | Values |       |       |
|--------|------------------------|-------------|------|--------|-------|-------|
|        |                        | conditions  | Min. | TYP    | Max.  | Units |
| tAC    | Address RD/WR delay    | i           | 170  |        |       | រាទ   |
|        | time                   |             |      |        |       |       |
| tcc    | RD/WR pulse width      |             | 400  |        | 10000 | ns    |
| tCA    | Address valid time af- |             | 10   |        |       | ns    |
|        | ter RD/WR leading edge | :           |      |        |       |       |
| tRD    | Data delay time after  |             |      |        | 400   | ns    |
|        | RD trailing edge       |             |      |        |       |       |
| tron   | Data hold time after   |             | 0    |        |       | ns    |
|        | RD leading edge        |             |      |        |       |       |
| twDL   | Data delay time after  |             |      |        | 40    | ns    |
|        | WR trailing edge       |             |      |        |       |       |
| tWD    | Data hold time after   |             | 20   |        |       | ns    |
|        | WR leading edge        |             |      |        |       |       |

### AC electrical characteristics are as follows when Vcc=5V ±10%.

| Symbol |                         | Measurement |      | Values |          |       |
|--------|-------------------------|-------------|------|--------|----------|-------|
|        |                         | conditions  | Min. | TYP    | Max.     | Units |
| tAC    | Address RD/WR delay     |             | 170  |        |          | ns    |
|        | time                    |             |      |        | <u> </u> |       |
| tee    | RD/WR pulse width       |             | 450  |        | 10000    | пs    |
| tCA    | Address valid time af-  | i           | 10   |        |          | ns    |
|        | ter RD∕WR leading ⊖dge  | :           |      |        | !        |       |
| tRD    | . Data delay time after |             |      |        | 400      | ns    |
|        | RD trailing edge        | i           |      |        |          |       |
| tRDH   | Data hold time after    |             | 0    |        |          | ns    |
|        | RD leading edge         |             |      |        |          |       |
| twoL   | Data delay time after   |             |      |        | 40       | ri S  |
|        | WR trailing edge        |             |      |        | Li       |       |
| t.WD   | Data hold time after    |             | 20   |        |          | ns.   |
|        | WR leading edge         | :           |      |        |          |       |

<sup>\*</sup>Refer to the timing chart of page 51 to check the symbols.

### Function of pins

| Name of pin | No. of pin  | Function                                                 |
|-------------|-------------|----------------------------------------------------------|
| ČŠ. CS      | 1,2         | External interface terminals, valid                      |
|             |             | when CS = H and CS = L. CS is con-                       |
|             |             | nected to the power-down detector of                     |
|             |             | the peripheral circuitry and $\overline{\text{CS}}$ to a |
|             |             | CPU address decoder.                                     |
| ADJ         | 3           | For easy adjustment of the second                        |
|             |             | counter without connection to a CPU.                     |
|             |             | If ADJ is set to high when the second                    |
|             |             | counter registers 0 - 29, the seconds                    |
|             |             | are set to 0, and if ADJ is set to                       |
|             |             | high when the second counter registers                   |
|             |             | 30 - 59, the seconds are set to 0 and                    |
|             |             | the minutes are incremented. This ter-                   |
|             |             | minal is designed not for edge detection                 |
|             |             | but for level detection. A minimum of 100                |
|             |             | μsec. is required for high-level                         |
|             |             | adjustments.                                             |
| Λ0 - A3     | 4,5,6,7     | Address terminals. Connected to                          |
|             | :           | address bus of CPO.                                      |
| RD          | : 8         | I/O control terminal. Low when RP5C01                    |
|             |             | is read by CPU.                                          |
| GND         | 9           | 0V                                                       |
| WR          | 10          | I/O control terminal. Low when RP5CG1                    |
|             |             | is written by CPU.                                       |
| DO - D3     | 11,12,13,14 | Bidirectional data bus. Connected to                     |
|             |             | data bus of CPU.                                         |
| ÄĽÁRM       | 15          | For output of alarm signal or 16Hz/lHz                   |
|             |             | clock signals. Open-drain output.                        |
| OSCIN,      | 36          | For connection to 32.768kHz crystal                      |
| OSCOUT      | 17          | oscillator circuit.                                      |
| Vec         | 18          | +5V power supply terminal                                |
|             |             | ······································                   |

### Address allocation of MODE 00 (Note 1)

| L MO:                   | DE 00                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Contents                | D3                                                                                                                                                                                                                       | Ď2                                                                                                                                                                                                                                                        | DД                                                                                                                                                                                                                                                          | DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| l-sec counter           | !                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10-sec counter          | ×                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| i-min counter           |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 10-min counter          | ×                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1-hour counter          |                                                                                                                                                                                                                          | . i                                                                                                                                                                                                                                                       | ····                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 18-hour counter(Note 2) | x                                                                                                                                                                                                                        | х                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Day-of-the-week counter | ж                                                                                                                                                                                                                        | i                                                                                                                                                                                                                                                         | ·                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1-day counter           |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10-day counter          | ×                                                                                                                                                                                                                        | x ;                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3-month counter         |                                                                                                                                                                                                                          | ····                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10-month counter        | x                                                                                                                                                                                                                        | x                                                                                                                                                                                                                                                         | x                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| l-year counter          |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10-year counter         |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| MODE Register           | Timer EN                                                                                                                                                                                                                 | Alarm EN                                                                                                                                                                                                                                                  | MODE se                                                                                                                                                                                                                                                     | lector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| '                       |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                           | м]                                                                                                                                                                                                                                                          | мO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Test Register           | Test 3                                                                                                                                                                                                                   | Test 2                                                                                                                                                                                                                                                    | Test 1                                                                                                                                                                                                                                                      | Test 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RESET Controller        | ìHz ON                                                                                                                                                                                                                   | I6Hz ON                                                                                                                                                                                                                                                   | Timer<br>RESET                                                                                                                                                                                                                                              | Alarm<br>RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                         | Contents  1-sec counter  10-sec counter  1-min counter  10-min counter  1-hour counter(Note 2)  Day-of-the-week counter  1-day counter  10-day counter  10-month counter  1-year counter  10-year counter  MODE Register | 1-sec counter  10-sec counter  1-min counter  10-min counter  1-hour counter  10-hour counter(Note 2) x  Day-oi-the-week counter  1-day counter  10-day counter  10-month counter  10-menth counter  1-year counter  MODE Register  Test Register  Test 3 | Contents D3 D2  1-sec counter  10-sec counter x  1-min counter  10-min counter x  1-hour counter x  Day-oi-the-week counter x  1-day counter  10-day counter x x  1-month counter x x  1-month counter x x  1-year counter  MODE Register Timer EN Alarm EN | Contents   D3   D2   D1    -sec counter                    -sec counter                -sec counter                -sec counter                -sec counter                -sec counter                -sec counter                -sec counter              -sec counter                -sec counter                -sec counter                -sec counter                  -sec counter                    -sec counter                    -sec counter                      -sec counter                        -sec counter                        -sec counter                        -sec counter                                  -sec counter |

 $\boldsymbol{X}$  indicates that the counter may take any value during write operations, but always be  $\boldsymbol{0}$  when read out.

D1 = 1 (PM) D1 = 0 (AM)

Address allocation of MODE 01 (Note 1)

| MODE  |                                  | MODE 01   |                |                |                |
|-------|----------------------------------|-----------|----------------|----------------|----------------|
| A3-A] | Contents                         | D3        | D <sub>2</sub> | Dj             | Do             |
| 0     |                                  | х         | x              | х              | x              |
| ì     |                                  | x         | x              | x              | х              |
| 2     | · Alarm 1-min register           |           |                |                |                |
| 3     | Alarm 10-min register            | x         |                |                |                |
| 4     | Alarm 1-hour register            |           |                |                |                |
| 5     | Alarm 10-hour register           | ж         | х              |                |                |
| 6     | Alarm day-of-the-week            | x         |                |                |                |
| 7     | register<br>Alarm 1-day register |           |                |                |                |
| В     | Alarm 10-day register            | x         | х              |                |                |
| 9     |                                  | x         | x              | x              | х              |
| A     | 12-hour/24-hour<br>selector      | x         | x              | х              |                |
| B     | Leap-year counter                | x         | х              |                |                |
| С     |                                  | х         | ×              | х              | x              |
| Ð     | Mode Register                    | Timer     | Alarm          | MODE se        | elector        |
|       | :                                | EN        | EN .           | Ml             | ΜO             |
| Е     | Test Register                    | Test 3    | Test 2         | Test l         | Test 0         |
| F     | Reset Controller                 | THz<br>ON | 16Hz<br>ON     | Timer<br>RESET | Alarm<br>RESET |

(Note 1) MODE 01 is set by writing data (X,X,0,1) to address D.

Address allocation of MODE 10 and 11 (Note 1)

| MODE  | MODE  | 10 (RAM) |               |       | MODE 1 | MODE 11 (RAM) |        |         |  |  |
|-------|-------|----------|---------------|-------|--------|---------------|--------|---------|--|--|
| A3-A1 | Conte | nts      |               |       | Conter | Contents      |        |         |  |  |
| Ü     |       |          |               |       |        |               |        |         |  |  |
| 11    |       |          |               |       |        |               |        |         |  |  |
| 2     | block | 10       |               |       | block  | block 11      |        |         |  |  |
| 3     |       |          |               |       |        |               |        |         |  |  |
| 4     |       |          |               |       |        |               |        |         |  |  |
| 5     | 4 bit |          |               |       | 4 bit  | 4 bit         |        |         |  |  |
| 6     | x     |          |               |       | х      | x             |        |         |  |  |
| 7     | 13    |          |               |       | 13     | 13            |        |         |  |  |
| 8     |       |          |               |       |        |               |        |         |  |  |
| 9     | RAM   |          |               |       | RAM    | RAM           |        |         |  |  |
| A     |       |          |               |       |        |               |        |         |  |  |
| В     |       |          |               |       | :      |               |        |         |  |  |
| С     |       |          | <b></b> .     |       | j      |               |        |         |  |  |
| D     | Timer | Alarm    | MODE selector |       | Timer  | Alarm         | MODE s | elector |  |  |
|       | EN    | EN       | Ml            | MC    | EN     | EN            | M.ì    | мо      |  |  |
| Ε     | Test  | Test     | Test          | Test  | Test   | Test          | Test   | Test    |  |  |
|       | 3 .   | 2        | 1             | 0     | 3      | 2             | . 1    | 0       |  |  |
| F     | lHz   | 16Hz     | Timer         | Alarm | lHz    | 16Hz          | Timer  | Alarm   |  |  |
| į     | ŌN    | ÖÑ       | RESET         | RESET | ÖN     | ON            | RESET  | RESET   |  |  |

 \* Mode register (A3, A2, A1, A0) = (1, 1, 0, 1) = D

| D3      | D2                                      | Dl | DØ |                                          |
|---------|-----------------------------------------|----|----|------------------------------------------|
| Timer   | Alarm                                   |    |    |                                          |
| EN      | EN                                      | Ml | ΜŪ |                                          |
|         |                                         |    |    |                                          |
|         | 4                                       | 0  | 0  | MODE 00: setting or reading time         |
|         | *************************************** | 0  | 1  | MODE 01: setting or reading of Alarm     |
|         | Ì                                       |    |    | data, 12/24 hour system, or              |
|         | İ                                       |    |    | leap year                                |
|         |                                         | 1  | 0  | Writing to or reading Block 10 in RAM    |
|         |                                         | 1  | 1  | Writing to or reading Block 11 in RAM $$ |
| ĺ       |                                         |    |    |                                          |
|         | L                                       |    |    | Set 1 to enable alarm output.            |
|         |                                         |    |    | Set 0 to disable alarm output (16Hz/     |
|         |                                         |    |    | lHz clock signals not affected)          |
|         |                                         |    |    | Cot 3 to great alogh. Cot 0 to great     |
| <b></b> |                                         |    | ,  | Set 1 to start clock. Set 0 to stop      |
|         |                                         |    |    | seconds and subsequent counters.         |

- \* The leap-year counter registers a leap year when D1 = D0 = 0.

  It simultaneously counts with the year counter.
- \* The 12-hour/24-hour selector sets the 12-hour system when D0 = 0 and the 24-hour system when D0=1. PM or AM is selected when D1 in the 10-hour counter is 1 or 0, respectively (see page 47).
- \* Reset controller 16Hz/1Hz clock register.

$$(A3,A2,A1,A0) = (1,1,1,1) = F$$

- D0 = 1: resets all alarm registers and internal Alarm F/Fs.
- D1 = 1: resets the 15-stage dividers before the seconds register.
- D2 = 0; switches on the 16Hz clock pulse generated from the  $\overline{\text{ALARM}}$  terminal.
- $\text{D3} \simeq 0$  ; switches on the lHz clock pulse generated from the  $$\overline{\text{ALARM}}$$  terminal.
- \* Addresses 0~-D: able to read and write.
- \* Addresses E--F: only able to write and OH always appears when read out.

Timing chart

WRITE CYCLE (CS = "K")



(Note 1) The RP5C01 accepts a WR signal when both CS = low and CS = high. The timing of CS is not specified, but because of the construction of the RP5C01, the WR signal in the above diagram should be taken as the CS-CS-WR signal. (For details, see the block diagram of the RP5C01 or Section 4 of these Application Notes.)

READ CYCLE (CS = "H")



(Note 2) The RP5C01 accepts an  $\overline{\text{RD}}$  signal when both  $\overline{\text{CS}}$  = low and  $\overline{\text{CS}}$  = high, in the same way as for a  $\overline{\text{WR}}$  signal. The  $\overline{\text{RD}}$  signal in the above diagram should therefore be taken as the  $\overline{\text{CS}} \cdot \overline{\text{RD}}$  signal in the same way as the  $\overline{\text{WR}}$  signal. (For details, see the block diagram of the RP5C01 or Section 4 of these Application Notes.)

- (1) Oscillator circuit
- (1-1) When constructing the oscillator circuit using a crystal oscillator.

The oscillator circuit should be constructed as shown in Fig. 1. External components needed are a resistor, a condenser, and a trimmer condenser for fine adjustment of the frequency. The oscillation frequency should be adjusted by altering the value of the trimmer condenser using the standard 16Hz or 1Hz clock signal output from the ALARM terminal.

When adjusting with the 16Hz signal:

Address: (A3,A2,A1,A0) = (1,1,1,1)

Data: (1,0,0,0)

When adjusting with the 1Hz signal:

Address: (A3, A2, A1, A0) = (1, 1, 1, 1)

Data: (0,1,0,0)



Fig. 1

C1 = 10PF-+30PFr C2 = 30PFr (Note 3) R =  $100k\Omega$ Crystal oscillator: Nihon

Crystal oscillator: Nihon Denpa Kogyo MX38T

(Note 3) Different values of Cl, C2, and R may be used, and the crystal oscillator is not definitely specified. The values of Cl, C2, and R noted above are the best values for the MX38T oscillator used in the measurements carried out by Ricoh. A bypass condenser set between pin 17 and GND is sometimes effective for external noise. Its value should be less than 60 PFr according to the measurements. For details, see Section 1 of these Application Notes.

### (1-2) When using an external clock

When an external clock is used, the arrangement shown in Figs. 2-(a) and 2-(b) below should be adopted. The OSCIN terminal is not TTL-compatible but CMOS-compatible.

#### 1) With CMOS inverter



Fig. 2-(a)

# 2) With TTL inverter



#### (2) Input/output terminals and chip selection terminals

#### (2-1)Input/output terminals

Pull-up  $(4.7-47k\Omega)$  or pull-down  $(100-300k\Omega)$  resistors should be installed to fix the potentials of the I/O terminals during battery backup. (See Note 4 on page 55.)



#### (2-2) Chip select terminals

Two chip select terminals are provided. The CS terminal should be connected to the power-down detection circuit and the CS terminal to the CPU. CS is active when high and CS is active when low.

#### (Note 4)

The values of the pull-up and pull-down resistors need not necessarily be those given above (4.7--47k $\Omega$  and 100--300k $\Omega$ , respectively), but they should be chosen so that the RP5C01's DC characteristics VIH, VIL, VOH and VOL are satisfied. resistors are used to maintain the level of the I/O terminals (DO--D3) and the input terminals at any time (e.g., during battery backup), and they have the effect of reducing the current consumption during battery backup. It is immaterial whether pull-up or pull-down resistors are selected for any of the I/O or input terminals. However, it is recommended that pull-up resistors be used for  $\overline{CS}$ ,  $\overline{RD}$ , and  $\overline{WR}$ , since if pull-down resistors are used for these terminals, they will become active when the CPU is on hold (e.g., at DMA cycle, control lines of  $\overline{\text{CS}}$ ,  $\overline{\text{RD}}$ , and  $\overline{\text{WR}}$  start to float instantaneously) and this may lead to problems. The arrangement of resistors shown in Fig. 3 is an example only, and may be altered. For details, see Section 3 of these Application Notes.

#### (Note 5)

If terminal 15 (the ATARM terminal) is to be used during battery backup, it should be pulled up by the same battery power source as the RP5COl. If it is not to be used during battery backup, it should be pulled up by the system power source, which cannot supply voltage during power down.

# **TANDY 200 ROM INFORMATION**

# **USA/CANADA VERSION**

These pages provide essential information for using ROM functions.

## **LCD Functions**

| Function<br>Name | Description                                                                                                                                  | Entry<br>Address<br>(Hex.) |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| LCDPUT           | Displays a character on the LCD at current cursor position. (Also RST 4) Entry condition: A = character to be displayed Exit condition: none | 503C                       |
| SETCUR           | Move cursor to specified location.  Entry conditions: D = x coordinate (1-40)  E = y coordinate (1-16)  Exit condition: none                 | 8D6A                       |
| PLOT             | Turn on pixel at specified location.  Entry conditions: D = x coordinate (0-239)  E = y coordinate (0-127)  Exit condition: none             | 8D76                       |
| UNPLOT           | Turn off pixel at specified location.  Entry conditions: D = x coordinate (0-239)  E = y coordinate (0-127)  Exit condition: none            | 8D77                       |
| POSIT            | Set cursor position. Entry conditions: H = column number (1-40) L = row number (1-16) Exit condition: none                                   | 4F9B                       |
| ESCA             | Send specified Escape Code Sequence.<br>Entry conditions: A = escape code<br>Exit condition: none                                            | 4F8F                       |

# Routines for Generating Common LCD Functions and Escape Codes

| Function<br>Name | Description                                     | Entry<br>Address<br>(Hex.) | Equiv.<br>ESC |
|------------------|-------------------------------------------------|----------------------------|---------------|
| CRLF             | Generate a Carriage Return and Line Feed on LCD | 4F3E                       |               |
| HOME             | Move cursor to Home position (1,1)              | 4F49                       |               |
| CLS              | Clear display                                   | 4F4D                       |               |
| SETSYS           | Set system line (lock line 16,<br>LABEL)        | 4F54                       | T             |
| RSTSYS           | RESET system line (unlock line 16, LABEL)       | 4F59                       | U             |
| LOCK             | Lock display (no scrolling)                     | 4F5E                       | V             |
| UNLOCK           | Unlock display (scrolling)                      | 4F63                       | w             |
| CURSON           | Turn on cursor                                  | 4F68                       | Р             |
| CURSOF           | Turn off cursor                                 | 4F6D                       | Q             |
| DELLIN           | Delete line at current cursor position          | 4F72                       | М             |
| INSLIN           | Insert a blank line at cursor position          | 4 <b>F</b> 77              | L             |
| ERAEOL           | Erase from cursor to end of line                | 4F7C                       | к             |
| ENTREV           | Set Reverse character mode                      | 4F88                       | р             |
| EXTREV           | Turn off Reverse character mode                 | 4F8D                       | q             |

# Variable and Status Locations

| Name Contents                 | Address |
|-------------------------------|---------|
| CSRY Cursor Position (ROW)    | EF06    |
| CSRX Cursor Position (Column) | EF07    |
| BEGLCD Start of LCD memory    | FA30    |
| ENDLCD End of LCD memory      | FCAF    |

# **Keyboard Functions**

| Function<br>Name | Description                                                                                                                                                                                                                                                                                                                            | (Hex.)<br>Entry<br>Address |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| KYREAD           | Scan keyboard for a key, return with or without one. Entry conditions: none Exit conditions: A = Character, if any Z flag — set if no key found — reset if key found Carry — set (character in code table below) — reset (normal character set code)                                                                                   | 8B03                       |
|                  | Resister A         Key pressed           0         F1           1         F2           2         F3           3         F4           4         F5           5         F6           6         F7           7         F8           8         LABEL           9         PRINT           0A         SHIFT-PRINT           0B         PASTE |                            |
| CHGET            | Wait and get character from keyboard. Entry conditions: none Exit conditions: A = character code Carry — set if special character — reset if normal character (F1 - F8 return preprogrammed strings)                                                                                                                                   | 12 <b>F</b> 7              |
| CHSNS            | Check keyboard queue for characters Entry conditions: none Exit conditions: Z flag set if queue empty, reset if keys pending                                                                                                                                                                                                           | 1404                       |
| KEYX             | Check keyboard queue for character or BREAK. Entry conditions: none Exit conditions: Z flag set if queue empty, reset if keys pending Carry — Set when BREAK entered — Reset with any other key                                                                                                                                        | 8B31                       |

#### **Keyboard Functions**

| Function<br>Name | Description                                                                                                                                                 | (Hex.)<br>Entry<br>Address |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| BRKCHK           | Check for BREAK characters only (CTRL-C or -S) Entry conditions: none Exit conditions: Carry — set if BREAK or PAUSE entered — reset if no BREAK characters | 8B4D                       |
| INLIN            | Get line from keyboard (terminated by ENTER)<br>Entry conditions: none<br>Exit conditions: data stored at location F685                                     | 54F6                       |

#### **Using Function Keys Routines**

The function table consists of character strings to be used by the keyboard driver when processing F1 - F8 keys. The strings have maximum length of 16 characters and are terminated by a "80" (Hex.) code. If the last character of the string is OR'ed with 80, the character will also serve as a terminator. The entire string will be placed in the keyboard buffer when the appropriate strings for all 8 keys are pressed. You must specify character strings for all 8 function keys (use the terminator bytes for any you wish to ignore).

## Example of function table:

|       | •    |         |   |           |
|-------|------|---------|---|-----------|
| FCTAB | DEFM | 'Files' | ; | F1        |
|       | DEFW | 0D80    |   |           |
|       | DEFM | 'Load'  | ; | F2        |
|       | DEFB | 80      |   |           |
|       | DEFM | 'Save'  | ; | F3        |
|       | DEFB | 80      |   |           |
|       | DEFM | 'Run'   | ; | F4        |
|       | DEFW | 0D80    | • |           |
|       | DEFM | 'List'  | ; | F5        |
|       | DEFW | 0D80    |   |           |
|       | DEFB | 80      | ; | Ignore F6 |
|       | DEFB | 80      | • | Ignore F7 |
|       | DEFM | 'Menu'  | : | ř8        |
|       | DEFW | OD80    | • |           |
|       |      |         |   |           |

| Function<br>Name | Description                                                                                                 | (Hex.)<br>Entry<br>Address |  |
|------------------|-------------------------------------------------------------------------------------------------------------|----------------------------|--|
| STFNK            | Set function key definitions Entry conditions: HL = Address of function table (above) Exit conditions: none | 6E20                       |  |
| CLFNK            | Clear function key definition table (fills with<br>80's)<br>Entry conditions: none<br>Exit conditions: none | 6E1D                       |  |
| DSPFNK           | Display function keys<br>Entry conditions: none<br>Exit conditions: none                                    | 4FC7                       |  |
| STDSPF           | Set and display function keys Entry conditions: HL = Start address of function table Exit conditions: none  | 4FC4                       |  |
| ERAFNK           | Erase function key display<br>Entry conditions: none<br>Exit conditions: none                               | 4FA9                       |  |
| FNKSB            | Display function table (if enabled)<br>Entry conditions: none<br>Exit conditions: none                      | 6E42                       |  |

# **Printing Routines**

| Function<br>Name | Description                                                                                                                                                    | (Hex.)<br>Entry<br>Address |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|
| PRINTER          | Send a character to the line printer Entry conditions: A = character to be printed Exit conditions: Carry — set if cancelled by BREAK — reset if normal return | 84C9                       |  |
| CHPLPT           | Print character without expanding tab characters Entry conditions: A = character to be printed Exit condition:                                                 | 1590                       |  |
| OUTDLP           | Print a character expanding tabs to spaces<br>Entry conditions: A = character to be printed<br>Exit conditions:                                                | 5A14                       |  |

| Function<br>Name | Description                                                              | (Hex.)<br>Entry<br>Address |
|------------------|--------------------------------------------------------------------------|----------------------------|
| LCOPY            | Print contents of LCD<br>Entry conditions: none<br>Exit conditions: none | 2946                       |

# **RS232-C and MODEM Routines**

| Function<br>Name | Description                                                                                                                                                                                           | (Hex.)<br>Entry<br>Address |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|
| DISHHC           | Disconnect Phone Line<br>Entry conditions: none<br>Exit conditions: none                                                                                                                              | 61BA                       |  |
| CONHHC           | Connect phone line Entry conditions: none Exit conditions: none                                                                                                                                       | 61D0                       |  |
| ATDIAL           | Dial a specified phone number<br>Entry conditions: HL = ph. number address<br>Exit conditions: none                                                                                                   | 622B                       |  |
| RCVX             | Check RS232C queue for characters Entry conditions: none Exit conditions: A = number of characters in queue Z flag — set if no data — reset if characters pending                                     | 8508                       |  |
| RV232C           | Get a character from RS232 receive queue Entry conditions: none Exit conditions: A = character received Z flag — set if O.K. — reset if error (PE,FF, or OF) Carry — set if BREAK pressed, else reset | 8519                       |  |
| SNDCQ            | Send an XON resume character (CTL-Q)<br>Entry conditions: none<br>Exit conditions: none                                                                                                               | 8608                       |  |
| SNDCS            | Send an XOFF pause character (CTL-S)<br>Entry conditions: none<br>Exit conditions: none                                                                                                               | 8617                       |  |

| Function<br>Name | Descrip                                                                                                                                                                    | otion                                                                                                                                                       | (Hex.)<br>Entry<br>Address |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SD232C           | Send a character to the RS232 or Modem (with XON/XOFF) Entry conditions: A = character to be sent Exit conditions: Carry — set if BREAK pressed, else reset                |                                                                                                                                                             | 8643                       |
| CARDET           | Exit cond                                                                                                                                                                  | rrier<br>ditions: none<br>itions: A=0 if carrier<br>— set if carrier, else reset                                                                            | 874A                       |
| SNDCOM           | (without ><br>Entry con<br>Exit cond                                                                                                                                       | naracter to RS232-C or modem  (ON/XOFF flow control)  ditions: C = character to be sent  itions:  — set if BREAK pressed, else reset                        | 8629                       |
| BAUDST           | Entry con                                                                                                                                                                  | rate for RS232-C<br>ditions: H = Baud rate (1-9, M)<br>itions: none                                                                                         | 86AD                       |
| INZCOM           | Initialize RS232-C and Modem Entry conditions: H = Baud rate (1-9) L = USART configuration code USART = 825† Carry — set if RS232-C — reset if modem Exit conditions: none |                                                                                                                                                             | 86DE                       |
|                  | BIT(S)                                                                                                                                                                     | Description                                                                                                                                                 |                            |
|                  | 0-1                                                                                                                                                                        | Baud rate: 00 = None, 10 = X1 01 = X                                                                                                                        | (16(fix),                  |
|                  | 2-3<br>4<br>5<br>6-7                                                                                                                                                       | Word length: 00=5, 10=6, 01=7, 1<br>Parity enable: 0=Disable 1=Enable<br>Parity setting: 0=ODD 1=Even<br>Specifies number of Stop Bits: 00=<br>01=1.5, 11=2 | •                          |
|                  | at EF3CH                                                                                                                                                                   | string containing the current STAT settind<br>(7 bytes): Baud, Length, Parity, Stop<br>itch, Ignore control and Ignore LF.                                  |                            |

| Function<br>Name                                         | Description                                                                                                                                                                                                                                                                      | (Hex.)<br>Entry<br>Address |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| RS232-(<br>Entry co<br>string<br>a bin<br>Synta<br>Carry | Set serial interface parameters and activate RS232-C/Modem Entry conditions: HL = start address of ASCII string containing parameters terminated by a binary zero ('78E1ENN,0). Syntax same as in Telecom's STAT Carry — set for RS232-C — reset for Modem Exit conditions: none | 191D                       |
| CLSCOM                                                   | Deactivate RS232-C/Modem<br>Entry conditions: none<br>Exit conditions: none                                                                                                                                                                                                      | 87B5                       |

# **Cassette Recorder Routines**

| Function<br>Name | Description                                                                                                                                                | (Hex.)<br>Entry<br>Address |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| DATAR            | Read character from cassette (no checksum) Entry Conditions: none Exit conditions: D = character from cassette Carry — Set if BREAK pressed, else reset    | 88B3                       |
| CTON             | Turn motor on<br>Entry conditions: none<br>Exit conditions: none                                                                                           | 15C0                       |
| CTOFF            | Turn motor off<br>Entry conditions: none<br>Exit conditions: none                                                                                          | 15C2                       |
| CASIN            | Read a character from cassette and update checksum Entry conditions: C = current checksum Exit conditions: A = character C = contains the updated checksum | 15C8                       |
|                  | Send characters to cassette and update checksum Entry conditions: A = character to be sent C = current checksum Exit conditions: C = updated checksum      | 15D9                       |

| Function<br>Name | Description                                                                                                                                      | (Hex.)<br>Entry<br>Address |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SYNCW            | Write cassette header and sync byte only<br>Entry conditions: none<br>Exit conditions:<br>Carry — Set if BREAK pressed, else reset               | 87D1                       |
| SYNCR            | Read cassette header and sync byte only<br>Entry conditions: none<br>Exit conditions:<br>Carry — set if BREAK pressed, else reset                | 8810                       |
| DATAW            | Write a character to cassette (no checksum) Entry conditions: A = character to be sent Exit conditions: Carry — set if BREAK pressed, else reset | 87E6                       |

#### **RAM Files Routines**

The Directory Table (located at F252) contains all file location, type, and status information.

Each file is managed by an 11-bytes directory entry in the format:

Byte 1 : Directory Flag (for file type and status) Byte 2-3 : Address of file

Byte 2-3 : Address of file Byte 4-11 : 8 Byte filename

The Directory Flag contains the following information:

| Bit 7 (MSB) | 1 if a valid entry          |
|-------------|-----------------------------|
| Bit 6       | 1 for ASCII text file (DO)  |
| Bit 5       | 1 for Machine language (CO) |
| Bit 4       | 1 for ROM file              |
| Bit 3       | 1 for invisible file        |
| Bit 2       | reserved for future use     |
| Bit 1       | reserved for future use     |
| Bit 0       | internal use only           |
|             |                             |

| Function<br>Name | Description                                                                                                                                                                                                                                                          | (Hex.)<br>Entry<br>Address |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| MAKTXT           | Create a text file Entry conditions: filename (max. 8 bytes) must be stored in FILNAM(F746). 'DO' extension not required Exit conditions: HL = TOP address of new file DE = address of Directory entry (Flag) Carry — set if file already exists — reset if new file | 2D7C                       |
| CHKDC            | Search for file in directory Entry conditions: DE = address of filename to find (ASCII filename + 0 byte terminator) Exit conditions: HL = start address (TOP) of file Z Flag — 0 (file found) 1 (file not found)                                                    | 6E4D                       |
| GТХТТВ           | Get top address of file Entry conditions: HL = address of directory entry for file Exit conditions: HL = TOP start address of file                                                                                                                                   | 6E8C                       |
| KILASC           | Kill a text (DO) file Entry conditions: DE = file TOP start address HL = address of directory entry (flag) Exit conditions: none                                                                                                                                     | 2AB5                       |
| INSCHR           | Insert a character in a file Entry conditions: A = character to insert HL = address to insert character Exit conditions: HL = +1 Carry — set if out of memory                                                                                                        | 829C                       |
| MAKHOL           | Insert a specified number of spaces in a file Entry conditions: BC = number of spaces to insert  HL = address to insert spaces Exit conditions: HL & BC are preserved Carry — set if out of memory                                                                   | 82A8                       |
| MASDEL           | Delete specified number of characters Entry conditions: BC = number of characters to delete HL = address of deletion Exit conditions: HL & BC are preserved                                                                                                          | 82DA                       |

# **Other Routines**

| Function<br>Name | Description                                                                                                                                                     | (Hex.)<br>Entry<br>Address |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| INITIO           | Cold start reset Entry condition: none Exit condition: none                                                                                                     | 841C                       |
| IOINIT           | Warm start Menu<br>Entry condition: none<br>Exit condition: none                                                                                                | 8439                       |
| MENU             | Go to Main Menu<br>Entry conditions: none<br>Exit conditions: none                                                                                              | 67A4                       |
| MUSIC            | Make tone (see owner's manual for frequency and duration information) Entry conditions: DE = frequency (0 - 16383) B = duration (0 - 255) Exit conditions: none | 8BC0                       |
| TIME             | Read system TIME Entry conditions: HL = address of 8 byte area for TIME Exit conditions: HL = TIME (hh:mm:ss)                                                   | 1A7E                       |
| DATE             | Read system DATE Entry conditions: HL = address of 8 byte area for DATE Exit conditions: HL = DATE (mm/dd/yy)                                                   | 1 <b>A</b> 9E              |
| DAY              | Read system DAY of the week Entry conditions: HL = address of 3 byte area for DAY Exit conditions: HL = DAY (add)                                               | 1AC5                       |